# 6th Symposium Diagnostics & Yield: Advanced Silicon Devices and Technologies for ULSI Era June 22–25, 2003, Warsaw, POLAND # **Critical Modeling Issues of SiGe Semiconductor Devices** Vassil Palankovski and Siegfried Selberherr Abstract — We present the state-of-the-art in simulation of Silicon-Germanium (SiGe) semiconductor devices. The work includes a detailed comparison of device simulators and current transport models. Among the critical modeling issues addressed in the paper, special attention is focused on the description of the anisotropic majority/minority electron mobility in strained SiGe grown on Si. We use a direct approach to obtain scattering parameters (S-parameters) and other derived figures of merit of SiGe Heterojunction Bipolar Transistors (HBTs) by means of small-signal AC-analysis. Results from two-dimensional hydrodynamic simulations of SiGe HBTs are presented in good agreement with measured data. The examples are chosen to demonstrate technologically important issues which can be addressed and solved by device simulation. Keywords — SiGe HBT, numerical simulation, modeling, bandgap, mobility, small-signal simulation, S-parameters ## 1. Introduction SiGe HBTs progressively replace III-V devices for their typical applications, such as low noise amplifiers and frequency dividers up to 99 GHz[1], and are considered essential for 40 Gb/s optical communication systems. Transit frequencies, $f_{\rm T}$ , of 350 GHz [2], maximum oscillation frequencies, $f_{\rm max}$ , of 285 GHz, and ring oscillator delays of 4.2 ps [3] have been reported. Fig. 1 shows the rapid progress of peak- $f_{\rm T}$ of SiGe HBTs over the last couple of years. The devices are fully compatible with the existing state-of-the-art 0.13 $\mu$ m CMOS technology [3, 4]. Digital application-specific integrated circuits (ASICs) are combined with SiGe HBT circuits in the so-called SiGe BiCMOS technology and are in volume production. With shrinking of device dimensions and replacement of hybrid mounted transistors by MMICs, rigorous physical device simulation and circuit simulation with distributed devices has to be carried out by simulation tools which account for physical effects on a microscopic level. Optimization of geometry, doping, materials, and material composition is targeting at high power, high breakdown, high speed (high $f_{\rm T}$ , $f_{\rm max}$ ), low leakage (low power consumption), low noise, etc. This is a challenging task that requires significant efforts in device modeling. Section 2. gives a review of state-of-the-art device simulators and discussed the choice of current transport models to be used. In Section 3. critical modeling issues are Fig. 1. Current gain cutoff frequency $f_T$ of SiGe HBTs over time. addressed, such as bandgap narrowing, anisotropic electron minority mobility in strained SiGe, carrier transport through heterointerfaces, carrier generation/recombination, and lattice self-heating. Section 4. includes numerical simulation results in comparison with experimental data for SiGe HBTs. The examples are chosen to demonstrate technologically important issues which can be addressed and solved by device simulation. In particular, examples were chosen, where physical effects are of importance for the DC-, respectively the AC- device behavior, e.g. forward characteristics of SiGe HBTs with different Ge contents considering band gap narrowing and anisotropic mobility effects, output characteristics including self-heating and impact-ionization generation effects, and $f_{\rm T}$ vs. $I_{\rm C}$ plots accounting for hot-carrier effects and anisotropic transport. All obtained results are in good agreement in comparison to measured data. ## 2. Device Simulators The continuously increasing computational power of computer systems allows the use of TCAD tools on a very large scale. Several commercial device simulators, e.g. [5, 6, 7, 8, 9, 10], company-developed simulators, e.g. [11, 12], and University developed simulators, e.g. [13, 14, 15, 16, 17, 18, 19], claim the capability to handle SiGe devices. These simulators differ considerably in dimensionality (one-, /quasi-/two-, or /quasi-/three-dimensional), in the choice of carrier transport model (drift-diffusion, energy-transport, or Monte Carlo statistical solution of the Boltzmann equation), and in the capability of including electrothermal effects. The drift-diffusion transport model [20] is by now the most popular model used for device simulation. With down-scaling feature sizes, non-local effects become more pronounced and must be accounted for by applying an energy-transport or hydrodynamic transport model [21]. During the last two decades Monte Carlo methods for solving the Boltzmann transport equation have been developed [22, 23] and applied for device simulation [24, 25, 26]. However, reduction of the demand on computational resources is still an issue and, therefore, Monte Carlo device simulation is still not feasible for industrial application on daily basis. An approach to preserve accuracy at lower computational cost is to calibrate lower order transport models to Monte Carlo simulation data. In addition, quantum mechanical effects are often neglected or accounted for only by simple models for quantum corrections [27, 28], as solving the Schrödinger or the Wigner equation is extremely expensive in terms of computational resources. The limited feedback from technological state-of-the-art process development to simulator development is a common drawback. The quality of the physical models can be questioned as the model parameters for SiGe are often simply inherited from parameters for Silicon. Critical issues concerning simulation of heterostructures are frequently not considered, such as interface modeling at heterojunctions and at silicon/polysilicon interfaces. Hydrodynamic and high field effects, such as carrier energy relaxation, impact ionization, and self-heating effects, are often ignored. The two-dimensional device simulator PISCES [13], developed at Stanford University, incorporates modeling capabilities for SiGe based devices, e.g. for silicon/polysilicon interfaces. One of its versions, PISCES-HB, includes harmonic balance for large signal simulation. The device simulator MEDICI from Synopsis [10], which is also based on PISCES, offers simulation features for SiGe/Si HBTs. Advantages of this simulator are hydrodynamic simulation capabilities and a rigorous approach to generation/recombination processes. In addition, it includes a module treating anisotropic material properties. This simulator has some weakness in the capability of mixed-mode device/circuit simulation. At the quantum level, among others, a one-dimensional Schrödinger-Poisson solver NEMO[12], based on nonequilibrium Green's functions, is offered for sub-0.1 $\mu$ m SiGe structures. The two- and three-dimensional device simulator DESSIS from ISE [8] has demonstrated a rigorous approach to semiconductor physics modeling. Various critical issues, such as extensive trap modeling, are solved. Quasi-two-dimensional approaches using a simplified onedimensional current equation are demonstrated, among others, by BIPOLE3 from BIPSIM [7] which additionally features good models for polysilicon. The two-dimensional Fast Blaze from Silvaco [6] has capabilities of simulation of heterostructure devices. Simulations of SiGe HBTs were announced, based on a simulator originally developed at the University of Ilmenau, PROSA [18]. However, in the latter no material interfaces are considered. Several good optimization results for SiGe HBTs were achieved with another University developed simulator, SCORPIO [29]. Table 1 summarizes features of SiGe device simulators discussed in this paper. Table 1 Comparison of device simulators.DD: drift-diffusion, ET: energy-transport, HD: hydrodynamic | Simulator | Dimension | n Model | Features | |------------|-----------|---------|-------------------------------| | NEMO | 1D | | Schrödinger-Poisson solver | | BIPOLE3 | quasi-2D | DD | polysilicon | | ATLAS | 2D | DD,ET | TE heterojunction model | | APSYS | 2D | HD | optical, interfaces | | Jungemann | 2D | DD,HD,M | C rigorous transport modeling | | PISCES | 2D | DD,ET | polysilicon, harmonic balance | | MEDICI | 2D | DD,HD | anisotropic properties | | FIELDAY | 2D,3D | DD | electrothermal | | Minimos-N7 | Γ 2D,3D | DD,HD | (see Section 3.) | | DESSIS | 2D,3D | DD,HD | trap modeling, TFE model | # 3. Critical Issues of Modeling SiGe **Devices** This section discusses critical modeling issues for SiGe semiconductor devices. We have addressed these issues in our three-dimensional device simulator Minimos-NT [19], which can deal with different complex structures and materials, such as SiGe and various III-V binary and ternary compounds, with arbitrary material composition profiles in a wide temperature range. The models are based on experimental or Monte Carlo simulation data and employ analytical functional forms which cover the whole material composition range. The model parameters are checked against several independent technologies to obtain a concise set used for all simulations. Reviewing simulation of HBTs and submicron Heterojunction Field-Effect Transistors with gate-lengths down to 100 nm, solutions of energy transport equations are necessary to account for non-local effects, such as velocity overshoot. A model for carrier temperature dependent energy relaxation times [30] has been developed as well as a model for lattice temperature dependent saturation velocities [31]. Heterointerface modeling is a key issue for devices which include abrupt junctions. Thermionic emission and field emission effects critically determine the current transport parallel and perpendicular to the heterointerfaces. All important physical effects, such as bandgap narrowing, anisotropic electron minority mobility in strained SiGe, Shockley-Read-Hall recombination, surface and Auger recombination, and impact ionization are taken into account. III-V materials and SiGe are known to have a reduced heat conductivity in comparison to Silicon [32]. Self-heating effects are accounted for by solving the lattice heat flow equation self-consistently with the energy transport equations. Examples are given in Section 4. for SiGe HBTs. Advanced device simulation allows a precise physics-based extraction of small-signal parameters [33, 34]. sured bias dependent S-parameters serve as a valuable source of information when compared at different bias points to simulated S-parameters from a device simulator, such as Minimos-NT. This procedure reflects the full RF-information contained in the S-parameters and allows process control beyond the comparison of DC-quantities. ### 3.1. Bandgap and Bandgap Narrowing Modeling of strained SiGe is not a trivial task, since attention has to be focused on the stress-dependent change of the bandgap due to Ge content [35]. The temperature-dependent bandgaps of the constituents, $E_{\rm g}^{\rm Si}$ and $E_{\rm g}^{\rm Ge}$ , are calculated by the commonly used model of Varshni [36] $$E_{\rm g} = E_{\rm g,0} - \frac{\alpha \cdot T_{\rm L}^2}{\beta + T_{\rm L}} \tag{1}$$ where $E_{\rm g,0}$ is the bandgap at $T_{\rm L}=0$ K. The parameter values are summarized in Table 2. The dependence on the Table 2 Parameter values for modeling the bandgap energy | Material | $E_{\mathrm{g},0}$ [eV] | α [eV/K] | β [K] | |----------|-------------------------|-----------------------|-------| | Si | 1.1695 | $4.73 \cdot 10^{-4}$ | 636 | | Ge | 0.7437 | $4.774 \cdot 10^{-4}$ | 235 | material composition x is then introduced by $$E_{\rm g}^{\rm SiGe} = E_{\rm g}^{\rm Si} \cdot (1-x) + E_{\rm g}^{\rm Ge} \cdot x + C_{\rm g} \cdot (1-x) \cdot x \qquad (2$$ with a bowing parameter $C_{\rm g}=-0.4$ eV. This one-valley bandgap fit can be applied to the case of the technologically important strained ${\rm Si}_{1-x}{\rm Ge}_x$ grown on Si (see Fig. 2). Depending on the strain the bandgap can become smaller than the one of pure Ge [37] in certain cases. In the unstrained case, however, an X-to-L gap transition is observed at about x=0.85, which has to be accounted by the model as well. The stress-dependent change of the bandgap is an effect which must be separated from dopant-dependent bandgap narrowing (BGN) which for itself depends on the semiconductor material composition, the doping concentration, and the lattice temperature [38]. *Fig. 2.* Material composition dependence of the L and X-bandgaps in $Si_{1-x}Ge_x$ at 300 K. *Fig. 3.* Doping-dependent bandgap narrowing versus Ge content in p-SiGe compared to experimental data. In Fig. 3 BGN versus material composition in boron-doped $Si_{1-x}Ge_x$ is compared to another model [39]. The decrease of the BGN with increase of the Ge fraction was already experimentally observed [40, 41]. Our theoretical approach explains this effect by the decreased density of states in the valence band and increase of the relative permittivity in the strained SiGe alloy. ### 3.2. Carrier Mobility As the minority carrier mobility is of considerable importance for bipolar transistors, an analytical low field mobility model which distinguishes between majority and minority electron mobilities has been developed [38] using Monte Carlo simulation data for electrons in Si. A similar expression is currently implemented in Minimos-NT: $$\mu_n^{\text{maj}} = \frac{\mu_n^{\text{L}} - \mu_{\text{mid}}^{\text{maj}}}{1 + \left(\frac{N_{\text{D}}}{C_{\text{mid}}}\right)^{\alpha}} + \frac{\mu_{\text{mid}}^{\text{maj}} - \mu_{\text{hi}}^{\text{maj}}}{1 + \left(\frac{N_{\text{D}}}{C_{\text{hi}}^{\text{maj}}}\right)^{\beta}} + \mu_{\text{hi}}^{\text{maj}} \quad (3)$$ $$\mu_n^{\min} = \frac{\mu_n^{\mathrm{L}} - \mu_{\mathrm{mid}}^{\min}}{1 + \left(\frac{N_{\mathrm{A}}}{C_{\mathrm{mid}}}\right)^{\alpha}} + \frac{\mu_{\mathrm{mid}}^{\min} - \mu_{\mathrm{hi}}^{\min}}{1 + \left(\frac{N_{\mathrm{A}}}{C_{\mathrm{hi}}^{\min}}\right)^{\beta}} + \mu_{\mathrm{hi}}^{\min} \quad (4)$$ where $\mu^{\rm L}$ is the mobility for undoped material, $\mu_{hi}$ is the mobility at the highest doping concentration. $\mu_{mid}^{\rm maj}$ , $\mu_{hi}^{\rm maj}$ , $\mu_{mid}^{\rm maj}$ , $\mu_{hi}^{\rm maj}$ , $C_{mid}^{\rm maj}$ , $C_{hi}^{\rm maj}$ , $C_{hi}^{\rm min}$ , $C_{hi}^{\rm maj}$ , $C_{hi}^{\rm min}$ , $C_{hi}^{\rm maj}$ , and $C_{hi}^{\rm maj}$ are used as fitting parameters. The final low-field electron mobility $C_{hi}^{\rm LI}$ , which accounts for a combination of both acceptor and donor doping is given by $$\mu_n^{\text{LI}} = \left(\frac{1}{\mu_n^{\text{maj}}} + \frac{1}{\mu_n^{\text{min}}} - \frac{1}{\mu_n^{\text{L}}}\right)^{-1}.$$ (5) Fig. 4 demonstrates a good match between the analytical model, our Monte Carlo simulation data, and measurements from [42, 43, 44, 45] at 300 K for Si. Monte Carlo simulation which accounts for alloy scattering and the splitting of the anisotropic conduction band valleys due to strain [46] in combination with an accurate ionized impurity scattering model [47] allowed us to obtain results for SiGe for the complete range of donor and acceptor concentrations and Ge contents x. We use the same functional form to fit the doping dependence of the in-plane mobility component for x = 0 and x = 1 (Si and strained Ge on Si). The material composition dependence is modeled by $$\frac{1}{\mu(x)} = \frac{1 - x}{\mu^{\text{Si}}} + \frac{x}{\mu^{\text{Ge}}} + \frac{(1 - x) \cdot x}{C_{\mu}}$$ (6) $C_{\mu}$ is a bowing parameter which equals 140 cm<sup>2</sup>/Vs and 110 cm<sup>2</sup>/Vs for doping levels below and above $C_{mid}$ , respectively. Fig. 5 shows the in-plane minority electron mobility in Si<sub>1-x</sub>Ge<sub>x</sub> as a function of x at 300 K for different acceptor doping concentrations. The model parameters used for SiGe at 300 K are summarized in Table 3. The component of the mobility perpendicular to the surface is then obtained by a multiplication factor given by the ratio of the two mobility components. The good agreement of the model with the measured and the Monte Carlo simulation data, both for in-plane and perpendicular to the surface directions, is illustrated in Fig. 6. # 4. Analyzed SiGe HBT Structures In this section we analyze SiGe HBTs from an industrial vendor. The devices are part of proven 0.8 $\mu$ m and 0.35 $\mu$ m BiCMOS technologies which include CMOS process and high-performance analog-oriented HBT module. The applications reach from circuits for mobile communication to high-speed networks. Table 3 Parameter values for the majority/minority electron mobility at 300 K. | Parameter | Si | Ge(on Si) | Unit | |---------------------------|---------|-----------|---------------------| | $\mu_n^{\rm L}$ | 1430 | 560 | cm <sup>2</sup> /Vs | | $\mu_{mid}^{ m maj}$ | 44 | 80 | cm <sup>2</sup> /Vs | | $\mu_{hi}^{\mathrm{mid}}$ | 58 | 59 | cm <sup>2</sup> /Vs | | $\mu_{mid}^{\min}$ | 141 | 124 | cm <sup>2</sup> /Vs | | $\mu_{hi}^{ ext{min}}$ | 218 | 158 | cm <sup>2</sup> /Vs | | α | 0.65 | 0.65 | | | β | 2.0 | 2.0 | | | $C_{mid}$ | 1.12e17 | 4.0e17 | $\mathrm{cm}^{-3}$ | | $C_{hi}^{ m maj}$ | 1.18e20 | 4.9e18 | $\mathrm{cm}^{-3}$ | | $C_{hi}^{ m min}$ | 4.35e19 | 5.4e19 | $\mathrm{cm}^{-3}$ | Fig. 4. Majority and minority mobility in Si at 300 K: Comparison between Monte Carlo simulation data and experimental data. *Fig. 5.* Minority electron mobility in $Si_{1-x}Ge_x$ as a function of x for in-plane direction: The model gives good agreement with Monte Carlo simulation data. *Fig. 6.* Minority electron mobility in $Si_{1-x}Ge_x$ as a function of $N_A$ and x: The model gives good agreement with measurements and Monte Carlo simulation data both for in-plane and perpendicular to the surface directions. Our methodology for characterization and optimization of SiGe HBTs involves process calibration, device calibration employing two-dimensional device simulation, and automated Technology Computer Aided Design (TCAD) optimization. #### 4.1. Device Fabrication and Process Simulation The devices under investigation are polysilicon-emitter double-base SiGe HBTs epitaxially grown by a Chemical Vapor Deposition process. An implanted n-well, similar to the one used in the standard CMOS technology, is used. The buried layer is connected to a sinker to conduct the electron current from the buried layer to the collector contact. The base consists of an intrinsic base (below the emitter window) and an extrinsic base. The Germanium content has a triangular shape. The base-emitter junction is formed by Rapid Thermal Processing which causes out-diffusion of Arsenic from the polysilicon emitter layer into the crystalline Silicon. The process simulation with DIOS [8] starts from the blank wafer to the final device and reflects real device fabrication as accurately as possible. The implant profiles as well as annealing steps are calibrated to one-dimensional SIMS profiles. To save computational resources the simulation domain covers only one half of the real device which is symmetric and the collector-sinker is not included in the structure. ## 4.2. SiGe HBT from the 0.8 µm Technology Node The influence of the selectively-implanted-collector (SIC) doping on device performance was studied in order to obtain an optimal profile for specific requirements (high speed or high breakdown voltage). For that purpose, four SiGe HBT structures with emitter areas of $6\times0.8~\mu\text{m}^2$ have been investigated both experimentally and by means of process simulation, followed by two-dimensional device simulation. The simulated device structure with the Phosphorus SIC implant is shown in Fig. 7. *Fig. 7.* Simulated device structure (0.8 $\mu$ m technology) and Phosphorus collector implant [cm<sup>-3</sup>]. Fig. 8. Phosphorus doping profile under the emitter contact for all four devices. The only process step in which the four HBTs (hereafter referred to as Dev. 1, Dev. 2, Dev. 3, Dev. 4) differ is the combination of energy and dose used for the SIC implants, as summarized in Table 4. The resulting Phosphorus doping profiles in vertical cuts under the emitter windows of the four devices are shown Fig. 8. A comparative Monte Carlo simulation of ion implantation [48] of Phosphorus in Silicon and SiGe was performed to check the accuracy of the process simulation in respect to SiGe (see Fig. 9). The physical models in Minimos-NT are well calibrated [49]. The same is true for DESSIS, used for comparison. Both device simulators correctly reproduce the measured forward Gummel plot at 300 K (see Fig. 10) with default models. The slight increase of collector current $I_{\rm C}$ with dose and energy at high bias is due to the differences in *Fig. 9.* Comparative simulation of Monte Carlo ion implantation of Phosphorus in Si and SiGe. Table 4 Summary of key process and device parameters. | Device | Energy<br>[keV] | Dose [cm <sup>-2</sup> ] | f <sub>T</sub><br>[GHz] | BV <sub>CE0</sub> [V] | $f_{\mathrm{T}} \times \mathrm{BV}_{\mathrm{CE0}}$ [GHz·V] | |--------|-----------------|--------------------------|-------------------------|-----------------------|------------------------------------------------------------| | Dev.1 | 480 | 7e12 | 32 | 4.0 | 128 | | Dev.2 | 480 | 3e13 | 40 | 3.7 | 148 | | Dev.3 | 300 | 7e12 | 33 | 3.1 | 102 | | Dev.4 | 300 | 3e13 | 42 | 2.3 | 97 | *Fig. 10.* Forward Gummel plots at $V_{CB} = 0$ V. Comparison between measurement and simulation. the base push-out effect. $f_T$ is extracted by small-signal AC-analysis. The only fitting parameters used in the simulation are the contribution of bandgap narrowing to the conduction band (here about 80% and 20% for donor and acceptor doping, respectively), and the concentration of traps in *Fig. 11.* $f_T$ versus $I_C$ at $V_{CE} = 1.5$ V. Comparison between measurement and drift-diffusion simulation with DESSIS. Fig. 12. $f_{\rm T}$ versus $I_{\rm C}$ at $V_{\rm CE}$ = 1.5 V. Comparison between measurement and drift-diffusion simulation with Minimos-NT. the Shockley-Read-Hall recombination model (here $10^{13}$ cm<sup>-3</sup>). However, as can be seen in Figs. 11 and 12, both DESSIS and Minimos-NT failed to explain the experimentally observed similarity in peak $f_{\rm T}$ for Dev. 1 and Dev. 3 and, respectively, for Dev. 2 and Dev. 4. This again turned our attention to the SIC implant. An automated device calibration with our TCAD framework [50] was performed. It turned out that 50% more Phosphorus in the collector of the two low-dose devices (Dev. 1 and Dev. 3) already gives an acceptable qualitative agreement. It is known that with shrinking device dimensions non-local effects, such as velocity overshoot, become more pronounced. Neglecting these effects can be a reason for underestimating $f_T$ [51]. For that purpose, we performed simulations with the hydrodynamic transport model which improved the results quantitatively (see Fig. 13). Fig. 14 Fig. 13. $f_{\rm T}$ versus $I_{\rm C}$ at $V_{\rm CE}$ = 1.5 V. Comparison between measurement and hydrodynamic simulation with Minimos-NT. shows the velocity overshoot over the greater part of the base region which is about twice the saturation velocity limit in the drift-diffusion case ( $10^7$ cm/s). This correlates to the higher electron energy (see Fig. 15) in the collector and explains the increase of $f_{\rm T}$ in comparison to drift-diffusion simulations (see Figs. 11 and 12). The good agreement at low currents is very important since HBTs typically operate at much lower frequencies than at the maximum $f_{\rm T}$ . Simulations prove that in this range optimizations of the SIC implant do not have an influence on $f_{\rm T}$ , i.e. the base-emitter capacitance and not the base-collector capacitance is dominating. The maximum $f_{\rm T}$ was found to have a stronger dependence on the dose than on the energy of the implants. Furthermore, the important figure of merit $BV_{CE0} \times f_T$ (see Table 4) reaches a maximum for high SIC implant energies (deep implant) and high SIC doses. We found that the higher $f_T$ for high-dose/low-energy SIC implants is due to a smaller base width and a delayed onset of the base pushout effect due to the higher collector doping. #### 4.3. SiGe HBT from the 0.35 µm Technology Node The investigated SiGe HBTs from the next generation have emitter areas of $12\times0.4~\mu\text{m}^2$ . The device structure with the Phosphorus SIC implant is shown in Fig. 16. All important physical effects, such as surface recombination, impact ionization (II) generation, and self-heating (SH), are properly modeled and accounted for in the simulation in order to get good agreement with measured forward (Fig. 17) and output characteristics (Fig. 18) using a concise set of models and parameters. In contrast, simulation without including SH effects cannot reproduce the experimental data, especially at high power levels. The only fitting parameters used in the simulation are the contribution of BGN to the conduction band, the trap charge density in the Shockley-Read-Hall recombination model (here 10<sup>14</sup>) Fig. 14. Electron velocity overshoot in the base-collector space charge region at $V_{CE} = V_{BE} = 0.88 \text{ V}$ . cm<sup>-3</sup>), the velocity recombination for holes in the polysilicon contact model [52] used at the emitter contact, and the substrate thermal resistance. A closer look at the increasing collector current $I_C$ at high collector-to-emitter voltages $V_{CE}$ and constant base current $I_B$ , stepped by 0.4 $\mu A$ from 0.1 $\mu A$ to 1.7 $\mu A$ , reveals the interplay between self-heating and impact ionization (see Fig. 19). While impact ionization leads to a strong increase of $I_C$ , self-heating decreases it. In fact, both $I_C$ and $I_B$ increase due to self-heating at a given bias condition. As the change is relatively higher for $I_B$ , in order to maintain it at the same level, $V_{BE}$ and, therefore, $I_C$ decrease. A proper DC calibration is an important prerequisite for AC simulation (see Fig. 17) Note that it is absolutely necessary for AC simulations to take the complete device structure into account in order to consider the capacitances between collector and substrate $C_{CS}$ as well as between base and collector $C_{BC}$ . The quality of the simulated (intrinsic) Y-parameters is *Fig. 15.* Electron temperature distribution in the four simulated devices at $V_{CE} = V_{BE} = 0.88 \text{ V}$ . *Fig. 16.* Simulated device structure (0.35 $\mu$ m technology) and Phosphorus collector implant [cm<sup>-3</sup>]. proven by calculating the row and column sums of the admittance matrix, which have to be zero according to Kirchhoff's laws. The simulation yields errors of about $10^{-16}$ A/V for typical matrix entries of $10^{-3}$ A/V. The transformation to intrinsic S-parameters is completely an- *Fig. 17.* Forward Gummel plots at $V_{CB} = 0$ V: Comparison between measurement data and simulation at room temperature. Fig. 18. Output characteristics: Simulation with and without self-heating (SH) and impact ionization (II) compared to measurement data. I<sub>B</sub> is stepped by 0.4 $\mu$ A from 0.1 $\mu$ A to 1.7 $\mu$ A. *Fig. 19.* Output characteristics for $I_B = 0.9 \mu A$ : A closer look at the increasing $I_C$ at high $V_{CE}$ reveals the interplay between self-heating (SH) effect and impact ionization (II) generation. *Fig. 20.* S-parameters in a combined Smith chart (radius = 1) from 50 MHz to 31 GHz at $V_{CE} = 1$ V and current density $J_{C} = 28$ kA/cm<sup>2</sup> (measurements with circles). *Fig. 21.* S-parameters in a combined Smith chart (radius = 1) from 50 MHz to 31 GHz at $V_{CE} = 1$ V and current density $J_{C} = 76$ kA/cm<sup>2</sup>(measurements with circles). alytical and, thus, the results can be directly compared to the measurement data. Since the measurement environment accounts for the parasitics, no transformation to extrinsic parameters is necessary. Fig. 20 and Fig. 21 show a comparison of simulated and measured S-parameters at $V_{CE} = 1$ V and current densities $J_C = 28$ kA/cm<sup>2</sup> and $J_C = 76$ kA/cm<sup>2</sup> in the frequency range between 50 MHz and 31 GHz. For the same device we calculated the matched gain $g_m$ and the short-circuit current gain $h_{21}$ in order to extract the figures of merit $f_T$ and $f_{max}$ found at the respective unity-gain points. Fig. 22 and Fig. 23 show the comparison of our results and the corresponding measurement data. While the measurement covers a range up to 31 GHz the simulation is extended to frequencies beyond the unity-gain point. The peak of the $f_T$ -curve in Fig. 22 corresponds exactly to the frequency at the respective intersection in Fig. 23. In addition, the effect of the introduction of anisotropic electron mobility is demonstrated in Fig. 22. Fig. 22. Cut-off frequency $f_T$ versus collector current $I_C$ at $V_{CE} = 1$ V (anisotropic with solid line, isotropic with dashed line, measurements with circles). Fig. 23. Short-circuit current gain $h_{21}$ and matched gain $g_m$ versus frequency at $V_{CE} = 1$ V and current density $J_C = 76$ kA/cm<sup>2</sup> (measurements with circles). ## 5. Conclusion A brief overview of the state-of-the-art of simulation tools for SiGe HBTs has been given. Critical issues for numerical modeling of SiGe devices have been discussed including accurate models for bandgap narrowing and minority/majority electron mobility in strained SiGe. We have presented experiments and simulations of SiGe HBTs. Good agreement was achieved both with experimental DC-results (forward and output characteristics) and with high-frequency data. We were able to extract various sets of small-signal parameters as well as related figures of merit by means of simulation with Minimos-NT. The newly established models are beneficial for future process development. # Acknowledgment The authors acknowledge the ion implantation simulation from A. Hössinger and valuable inputs from G. Röhrer, S. Wagner, T. Grasser, and H. Kosina. The work is supported by the Austrian Science Fund (FWF), Project P14483-MAT, by CLPP BAS Center of Excellence in IT, by austriamicrosystems AG, Unterpremstätten, Austria, and by Infineon Technologies AG, Munich, Germany. ## References - J. Böck, H. Schäfer, H. Knapp, D. Zöschg, K. Aufinger, M. Wurzer, S. Boguth, M. Rest, R. Schreiter, R. Stengl, and T. Meister, "Sub 5 ps SiGe Bipolar Technology," in <u>IEDM Tech.Dig.</u>, pp. 763–766, 2002 - [2] J.-S. Rieh, B. Jagannathan, H. Chen, K. Schonenberg, D. Angell, A. Chinthakindi, J. Florkey, F. Golan, D. Greenberg, S.-J. Jeng, M. Khater, F. Pagette, C. Schnabel, P. Smith, A. Stricker, K. Volant, D. Ahlgren, G. Freeman, K. Stein, and S. Subbanna, "SiGe HBTs with Cut-off Frequency Near 300 GHz," in <u>IEDM Tech.Dig.</u>, pp. 771–774, 2002. - [3] B. Jagannathan, M. Meghelli, A.V. Rylyakov, R.A. Groves, A.K. Chinthakindi, C.M. Schnabel, D.A. Ahlgren, G.G. Freemann, K.J. Stein, and S. Subbanna, "A 4.2-ps ECL Ring-Oscillator in a 285-GHz f<sub>MAX</sub> SiGe Technology," <u>IEEE Electron Device Lett.</u>, vol. 23, no. 9, pp. 541–543, 2002. - [4] T. Hashimoto, Y. Nonaka, T. Saito, K. Sasahara, T. Tominari, K. Sakai, K. Tokunaga, T. Fujiwara, S. Wada, T. Udo, T. Jinbo, K. Washio, and H. Hosoe, "Integration of a 0.13-μm CMOS and a High Performance Self-Aligned SiGe HBT Featuring Low Base Resistance," in <a href="IEDM Tech.Dig.">IEDM Tech.Dig.</a>, pp. 779–782, 2002. - [5] APSYS, http://www.crosslight.com/downloads/downloads.html - [6] ATLAS/Blaze, http://www.silvaco.com/products/vwf/atlas/ - [7] BIPOLE3, http://www.bipsim.com/mainframe.html - [8] DESSIS and DIOS, http://www.ise.com/products/index.html - [9] >> G-PISCES-2B, >> http://www.gateway-modeling.com/products.htm - [10] MEDICI,http://www.synopsys.com/products/avmrg/device\_sim\_ds.html - [11] E. Buturla, P. Cottrell, B. Grossman, and K. Salsburg, "Finite-Element Analysis of Semiconductor Devices: The FIELDAY Program," http://www.research.ibm.com/journal/rd/441/buturla.pdf - [12] NEMO, http://www.cfdrc.com/nemo/ - [13] PISCES-ET, http://www-tcad.stanford.edu/tcad.html - [14] FLOODS and FLOOPS, http://www.tec.ufl.edu/ flooxs/ - [15] C. Jungemann, B. Neinhüs, and B. Meinerzhagen, "Full-Band Monte Carlo Device Simulation of a SiGe/Si HBT with a Realistic Ge Profile," <u>IEICE Trans.Electron.</u>, vol.E83-C, no.8, pp.1228–1234, 2000. - [16] DEVICE, http://www.uv.ruhr-uni-bochum.de/ - [17] nextnano3, http://www.webplexity.de/nextnano3.php - [18] J. Geßner, F. Schwierz, H. Mau, D. Nuernbergk, M. Roßberg, and D. Schipanski, "Simulation of the Frequency Limits of SiGe HBTs," in <u>Proc. Modeling and Simulation of Microsystems</u>, Puerto Rico, pp. 407–410, 1999. - [19] http://www.iue.tuwien.ac.at/software/minimos-nt, Minimos-NT 2.0 User's Guide, Institut für Mikroelektronik, Technische Universität Wien, Austria. - [20] S. Selberherr, Analysis and Simulation of Semiconductor Devices. Wien, New York: Springer, 1984. - [21] W. Hänsch, The Drift Diffusion Equation and its Application in MOSFET Modeling. Wien, New York: Springer, 1991. - [22] C. Jacoboni and P. Lugli, <u>The Monte Carlo Method for Semiconductor Device Simulation</u>. Wien, New York: Springer, 1989 - [23] K. Hess, ed., Monte Carlo Device Simulation: Full Band and Beyond. Boston, Dordrecht, London: Kluwer, 1991. - [24] H. Kosina and S. Selberherr, "A Hybrid Device Simulator that Combines Monte Carlo and Drift-Diffusion Analysis," <u>IEEE</u> <u>Trans.Computer-Aided Design</u>, vol. 13, no. 2, pp. 201–210, 1994. - [25] W. Engl, A. Emunds, B. Meinerzhagen, H. Peifer, and T. Thoma, "Bridging the Gap between the Hydrodynamic and the Monte Carlo Model – An Attempt," in Proc. VLSI Process/Device Modeling Workshop, Osaka, pp. 32–33, 1989. - [26] S. Laux and M. Fischetti, "The DAMOCLES Monte Carlo Device Simulation Program," in <u>Computational Electronics</u> (K. Hess, J. Leburton, and U. Ravaioli, eds.), pp. 87–92, Kluwer, 1991. - [27] W. Hänsch, T. Vogelsang, R. Kircher, and M. Orlowski, "Carrier Transport Near the Si/SiO<sub>2</sub> Interface of a MOSFET," <u>Solid State</u> <u>Electron.</u>, vol. 32, no. 10, pp. 839–849, 1989. - [28] K. Dragosits, V. Palankovski, and S. Selberherr, "Two-Dimensional Modeling of Quantum Mechanical Effects in Ultra-Short CMOS Devices," in <u>Advances in Simulation, Systems Theory and Systems Engineering</u>, (N. Mastorakis, V. Kluev, and D. Koruga, eds.), pp. 113–116, WSEAS Press, 2002. - [29] D. Richey, J. Cressler, and A. Joseph, "Scaling Issues and Ge Profile Optimization in Advanced UHV/CVD SiGe HBT's," <u>IEEE</u> <u>Trans.Electron Devices</u>, vol. 44, no. 3, pp. 431–440, 1997. - [30] B. Gonzales, V. Palankovski, H. Kosina, A. Hernandez, and S. Selberherr, "An Energy Relaxation Time Model for Device Simulation," Solid-State Electron., vol. 43, pp. 1791–1795, 1999. - [31] R. Quay, C. Moglestue, V. Palankovski, and S. Selberherr, "A Temperature Dependent Model for the Saturation Velocity in Semiconductor Materials," <u>Materials Science in Semiconductor Processing</u>, vol. 3, no. 1-2, pp. 149–155, 2000. - [32] V. Palankovski and S. Selberherr, "Thermal Models for Semiconductor Device Simulation," in <u>Proc. European Conference on High Temperature Electronics</u>, Berlin, pp. 25–28, 1999. - [33] R. Quay, R. Reuter, V. Palankovski, and S. Selberherr, "S-Parameter Simulation of RF-HEMTs," in Proc. High Performance Electron Devices for Microwave and Optoelectronic Applications EDMO, Manchester, pp. 13–18, 1998. - [34] S. Wagner, V. Palankovski, T. Grasser, R. Schultheis, and S. Selberherr, "Small-Signal Analysis and Direct S-Parameter Extraction," in Proc. Intl.Symp. on Electron Devices for Microwave and Optoelectronic Applications EDMO, Manchester, pp. 50–55, Nov. 2002. - [35] J. Eberhardt and E. Kasper, "Bandgap Narrowing in Strained SiGe on the Basis of Electrical Measurements on Si/SiGe/Si Hetero Bipolar Transistors," <u>Materials Science and Engineering</u>, vol. B89, pp. 93– 96, 2002. - [36] Y. Varshni, "Temperature Dependence of the Energy Gap in Semiconductors," Physica, vol. 34, pp. 149–154, 1967. - [37] S. Jain, Germanium-Silicon Strained Layers and Heterostructures, vol. 24 of Advances in Electronics and Electron Physics. Academic Press, 1994. - [38] V. Palankovski, G. Kaiblinger-Grujin, and S. Selberherr, "Implications of Dopant-Dependent Low-Field Mobility and Band Gap Narrowing on the Bipolar Device Performance," <u>J.Phys.IV</u>, vol. 8, pp. 91–94, 1998. - [39] S. Jain and D. Roulston, "A Simple Expression for Band Gap Narrowing (BGN) in Heavily Doped Si, Ge, GaAs and Ge<sub>x</sub>Si<sub>1-x</sub> Strained Layers," <u>Solid-State Electron.</u>, vol. 34, no. 5, pp. 453–465, 1991 - [40] Ž. Matutinović-Krstelj, V. Venkataraman, E. Prinz, J. Sturm, and C.W.Magee, "A Comprehensive Study of Lateral and Vertical Current Transport in Si/Si<sub>1-x</sub>Ge<sub>x</sub>/Si HBT's," in <u>IEDM Tech.Dig.</u>, pp. 87–90, 1993. - [41] M. Libezny, S. Jain, J. Poortmans, M. Caymax, J. Nijs, R. Mertens, K. Werner, and P. Balk, "Photoluminiscence Determination of the Fermi Energy in Heavily Doped Strained Si<sub>1-x</sub>Ge<sub>x</sub> Layers," <u>Appl.Phys.Lett.</u>, vol. 64, no. 15, pp. 1953–1955, 1994. - [42] G. Masetti, M. Severi, and S. Solmi, "Modeling of Carrier Mobility Against Carrier Concentration in Arsenic-, Phosphorus- and Boron-Doped Silicon," in <u>IEEE Trans.Electron Devices</u>, vol. ED-30, no. 7, pp. 764–769, 1983. - [43] K. Wolfstirn, "Hole and Electron Mobilities in Doped Silicon from Radiochemical and Conductivity Measurements," in J.Phys.Chem.Solids, vol. 16, pp. 279–284, 1960. - [44] S.E. Swirhun, D.E. Kane, and R.M. Swanson, "Measurements of Electron Lifetime, Electron Mobility and Band-Gap Narrowing in Heavily Doped p-Type Silicon," in <u>IEDM Tech.Dig.</u>, pp. 24–27, 1986. - [45] I.Y. Leu and A. Neugroschel, "Minority-Carrier Transport Parameters in Heavily Doped p-type Silicon at 296 and 77 K," in <u>IEEE Trans.Electron Devices</u>, vol. 40, no. 10, pp. 1872–1875, 1993. - [46] S. Smirnov, H. Kosina, and S. Selberherr, "Investigation of the Electron Mobility in Strained Si<sub>1-x</sub>Ge<sub>x</sub> at High Ge Composition," in <u>Proc. Simulation of Semiconductor Processes and Devices</u>, pp. 29–32, 2002. - [47] H. Kosina and G. Kaiblinger-Grujin, "Ionized-Impurity Scattering of Majority Electrons in Silicon", <u>Solid State Electron.</u>, vol. 42, no. 3, pp. 331–338, 1998. - [48] A. Hössinger and S. Selberherr, "Accurate Three-Dimensional Simulation of Damage Caused by Ion Implantation," in <u>Proc. Modeling</u> <u>and Simulation of Microsystems</u>, Puerto Rico, pp. 363–366, 1999. - [49] S. Selberherr, W. Hänsch, M. Seavey, and J. Slotboom, "The Evolution of the MINIMOS Mobility Model", <u>Solid-State Electron.</u>, vol.33, no. 11, pp.1425–1436, 1990. - [50] T. Grasser, R. Strasser, M. Knaipp, K. Tsuneno, H. Masuda, and S. Selberherr, "Device Simulator Calibration for Quartermicron CMOS Devices," in Proc. Simulation of Semiconductor Processes and Devices (K. De Meyer and S. Biesemans, eds.), Leuven, pp. 93– 96, 1998. - [51] C. Jungemann, B. Neinhüs, and B. Meinerzhagen, "Comparative Study of Electron Transit Times Evaluated by DD, HD, and MC Device Simulation for a SiGe HBT," <u>IEEE Trans.Electron Devices</u>, vol. 48, no. 10, pp. 2216–2220, 2001. - [52] Z. Yu, B. Ricco, and R. Dutton, "A Comprehensive Analytical and Numerical Model of Polysilicon Emitter Contacts in Bipolar Transistors," <u>IEEE Trans.Electron Devices</u>, vol. 31, no. 6, pp. 773–784, 1984. Vassil Palankovski Institute for Microelectronics, TU Vienna, Gusshausstr. 27–29, A-1040 Vienna, Austria Phone: +43/1/58801-36017, Fax: +43/1/58801-36099 E-mail: Palankovski@iue.tuwien.ac.at Siegfried Selberherr Institute for Microelectronics, TU Vienna, Gusshausstr. 27–29, A-1040 Vienna, Austria Phone: +43/1/58801-36010, Fax: +43/1/58801-36099 E-mail: Selberherr@iue.tuwien.ac.at Vassil Palankovski was born in Sofia, Bulgaria, in 1969. He received the diploma degree in electronics from the Technical University of Sofia in 1993. Afterwards he worked in the telecommunications field for three years. He joined the Institut für Mikroelektronik at the Technische Universität Wien in 1997, where he received the doctoral de- gree in 2000, and is currently working as a post-doctoral researcher. In summer 2000 Dr. Palankovski held a visiting research position at LSI Logic Corp., Milpitas, California. His scientific interests include device and circuit simulation, heterostructure device modeling, and physical aspects in general. Siegfried Selberherr (IEEE Fellow) was born in Klosterneuburg, Austria, in 1955. He received the degree of 'Diplomingenieur' in electrical engineering and the doctoral degree in technical sciences from the Technische Universität Wien in 1978 and 1981, respectively. Dr. Selberherr has been holding the 'yenia docendi' on 'Computer-Aided Design' since 1984. Since 1988 he has been the head of the Institut für Mikroelektronik and since 1999 he is dean of the Fakultät für Elektrotechnik und Informationstechnik at the Technische Universität Wien, Austria. His current topics are modeling and simulation of problems for microelectronics engineering.