# Optimization of Single-Gate Carbon-Nanotube Field-Effect Transistors Enzo Ungersboeck, Mahdi Pourfath, Hans Kosina, *Member, IEEE*, Andreas Gehring, *Member, IEEE*, Byoung-Ho Cheong, Wan-Jun Park, and Siegfried Selberherr, *Fellow, IEEE* Abstract-The performance of Schottky-barrier carbon-nanotube field-effect transistors (CNTFETs) critically depends on the device geometry. Asymmetric gate contacts, the drain and source contact thickness, and inhomogenous dielectrics above and below the nanotube influence the device operation. An optimizer has been used to extract geometries with steep subthreshold slope and high $I_{\rm on}/I_{\rm off}$ ratio. It is found that the best performance improvements can be achieved using asymmetric gates centered above the source contact, where the optimum position and length of the gate contact varies with the oxide thickness. The main advantages of geometries with asymmetric gate contacts are the increased $I_{ m on}/I_{ m off}$ ratio and the fact that the gate voltage required to attain minimum drain current is shifted toward zero, whereas symmetric geometries require $V_g = V_d/2$ . Our results suggest that the subthreshold slope of single-gate CNTFETs scales linearly with the gate-oxide thickness and can be reduced by a factor of two reaching a value below 100 mV/dec for devices with oxide thicknesses smaller than 5 nm by geometry optimization. *Index Terms*—Carbon nanotubes (CNTs), field-effect transistors (FETs), nanoelectronics, optimization methods. # I. INTRODUCTION EMICONDUCTOR device technology using nanocarbon materials in semiconductor chip wiring is receiving accelerated development. This trend is mainly caused by their overall properties and not only by their small size. The electrical properties of carbon nanotubes (CNTs) can rival, or even exceed, the best metals or semiconductors known. The electrical behavior is a consequence of the electronic band structure, which depends on the chiralty and radius of the nanotube. Metallic nanotubes are promising for interconnects and vias [1] in integrated circuits because of their high electrical and thermal conductivity, whereas semiconducting tubes have emerged as possible candidates for nanoscale carbon-nanotube field-effect transistors (CNTFETs) with the potential for ultra-large scale integration (ULSI) [2]–[5]. A critical issue for conventional CNTFET geometries is the required scaling of the drain voltage $V_d$ as the gate-oxide thickness $(T_{\rm ox})$ is decreased. The off-current $(I_{\rm off})$ rises significantly Manuscript received July 22, 2004; revised January 27, 2005. This work was supported in part by the Korea Ministry of Science and Technology under the National Program for Tera-Level Nanodevices as one of the 21st Century Frontier Programs. An earlier version of this paper was presented in part at the 2004 Symposium on Nano Device Technology, Hsinchu, Taiwan, R.O.C. E. Ungersboeck, M. Pourfath, H. Kosina, A. Gehring, and S. Selberherr are with the Institute for Microelectronics, Vienna A-1040, Austria (e-mail: ungersboeck@iue.tuwien.ac.at). B.-H. Cheong and W.-J. Park are with the Samsung Advanced Institute for Technology, Suwon 440-600, Korea. Digital Object Identifier 10.1109/TNANO.2005.851402 Fig. 1. Diagram of the optimization tool flow. when the absolute value of the drain current is increased leading to a decrease of $I_{\rm on}/I_{\rm off}$ . This effect can be understood within the Schottky band model, where the subthreshold characteristics of CNTFETs with symmetric geometries, i.e., symmetric gate, source, and drain contacts, is symmetric around the gate voltage $V_{g,\rm off}=V_d/2$ [6]. At this point, the barrier for electrons is the same as for holes and the minimum current will flow through the nanotube. The electron current rises with $V_g$ , whereas the hole current rises with $V_d-V_g$ . For a large $V_d$ , the resulting gate voltage $V_{g,\rm off}$ is large enough to suppress the Schottky barriers at the nanotube contacts and, thus, large $I_{\rm off}$ currents can flow. This effect will occur whenever the devices are scaled to smaller size, or high- $\kappa$ gate oxides increase the electric field at the metal nanotube contacts. Surprising effects regarding to the scaling of the performance of CNTFETs have been recently observed [7]–[10]. It was shown that dielectrics with different permittivity above and below the nanotube influence the device operation. Furthermore, it was demonstrated that asymmetric geometries with gate contacts located only in the vicinity of the source contact can enhance device performance. These unexpected scaling trends can be well understood, assuming that the transistor action is caused by the modulation of Schottky barriers at the metal–nanotube contact. The barriers can be thinned by applying gate voltages sufficiently large to allow tunneling of electrons or holes. In this study, an optimization setup (see Fig. 1) is used to study the scaling behavior of CNTFETs. The device geometry and permittivity of the dielectric material surrounding the nanotube is optimized to extract structures with a steep subthreshold slope $S=(d\log_{10}I/dV_g)^{-1}$ and a high $I_{\rm on}/I_{\rm off}$ ratio. The one-dimensional transport model based on the Landauer–Büttiker formula and the simulation setup are discussed in Section II. The influence of the contact geometry and the effect of Fig. 2. Device geometry with simulation parameters. dielectrics on device performance are addressed and the results from geometry optimization are presented in Section III. #### II. DEVICE OPTIMIZATION This paper focuses on single-gated device geometries, comparable to conventional MOSFETs with a single-walled nanotube replacing the silicon channel. We optimized this geometry (see Fig. 2) with respect to six parameters, which are: 1) the position and length of the gate contact (by varying $L_{\rm dg}, L_{\rm sg}$ ); 2) the thickness of source and drain contact $(T_s, T_d)$ ; and 3) the permittivity of the top and bottom dielectric $(\epsilon_{\rm top}, \epsilon_{\rm bot})$ . The simulation framework SIESTA [12] was used for the optimization. It provides various optimizers that can be chosen to fit best for the problems at hand. The optimizer used for this study is a genetic optimizer that relies on the theory of evolutionary computation and genetic algorithms. The population of the n-tuples of free parameters is chosen randomly with respect to a Gaussian normal distribution where a large set of distribution, and generation parameters can be configured and tuned for various kinds of problems. Furthermore, the simulation of the population was distributed on a computer cluster to significantly decrease the optimization time. At start time, SIESTA provides the initial values of the free geometry parameters $(T_s, T_d, T_{ox}, L_{sg}, L_{dg}, \epsilon_{top})$ , and $\epsilon_{bot}$ , as shown in Fig. 1. These values are passed to the electrostatic solver, which calculates the potential profile for a device in the on and off states. For the optimization of the $I_{\rm on}/I_{\rm off}$ ratio, $I_{ m on}/I_{ m off}$ is defined as the ratio between the current at $V_g=1.5~{ m V}$ and $V_g = 0$ V. Afterwards, the potential along the nanotube for the two states is extracted and $I_{\rm on}$ and $I_{\rm off}$ are calculated. The $I_{\rm on}/I_{\rm off}$ ratio is submitted to the optimizer, which generates the next n-tuple of free parameters to improve this value. The subthreshold slope was optimized analogously, submitting the ratio of the current at $V_g = 0.3 \text{ V}$ and $V_g = 0.2 \text{ V}$ to the optimizer. Since the regime where the subthreshold slope can be extracted when plotting $\log_{10} I$ over $V_q$ depends on the geometry of the structure, the slope was re-extracted afterwards from the optimized structures in a region where the slope was linear. Electrostatic simulations were performed using the Smart Analysis Package [13]. This software contains a finite-element solver to obtain the distributions of the potential and the electric field in the simulation domain. Electrical contacts with given voltages are represented by Dirichlet boundary conditions. For the rest of the border of the simulation domain, a homogeneous Neumann boundary condition is assumed. The nonuniform triangular grid is refined at the metal—nanotube interface, where the Schottky barriers control the current through the tube. The resulting potential profile along the tube is used for the calculation of the transmission coefficient in a postprocessing step. ### A. Transport Modeling Coherent transport in the nanotube is described by the Landauer–Büttiker formula. The drain current through the nanotube is given by an integration in the energy domain [14] $$I_d = \frac{4q}{h} \int \left[ f_s(E) - f_d(E) \right] TC(E) dE \tag{1}$$ where $f_{s,d}$ are equilibrium Fermi functions at the source and drain contacts, and $\mathrm{TC}(E)$ is the transmission coefficient. Note that, even if $\mathrm{TC}(E)=1$ , the resistance of the tube is given by $h/(4q^2)\approx 6.5~\mathrm{k}\Omega$ , assuming two conduction channels in the tube. This quantum mechanical resistance stems from the difference of possible conduction channels in the tube and the macroscopic metal contact. Accounting for an idealized CNT band structure [15], which is symmetric around the Fermi level, the first conduction (valence) band is given by $$E(k) = \pm \frac{\sqrt{3}a\gamma_0}{2} \sqrt{\left(\frac{1}{-3\rho_{\rm cnt}}\right)^2 + k^2}$$ (2) where a denotes the lattice constant, $\gamma_0 = 2.5$ eV is the transfer integral, $\rho_{\rm cnt}$ is the nanotube radius, and k denotes the wave vector along the CNT radius. The transmission coefficient to states of the first conduction (valence) band is estimated using the Wentzel-Kramers-Brillouin (WKB) approximation [16] $$\ln TC(E) = -2 \int \frac{\mathcal{E}_g}{\sqrt{3}a\gamma_0} \sqrt{1 - \left(\frac{E + q\phi(x)}{\mathcal{E}_g/2}\right)^2} dx. \quad (3)$$ Here, $\mathcal{E}_g$ is the CNT bandgap energy and $\phi(x)$ is the electrostatic potential along the CNT. The integration is performed within the classical turning points. For self-consistent simulations of CNTFETs, we followed the approach of John *et al.* [17], [18] solving a one-dimensional open-boundary Schrödinger equation $$-\frac{\hbar^2}{2m^*}\frac{\partial^2 \Psi_s}{\partial x^2} + (U - \mathcal{E})\Psi_s = 0 \tag{4}$$ where $\Psi_s$ is the wave function of a carrier with energy $\mathcal E$ and effective mass $m^*$ . The local potential energy U is given by $U_e = -q\phi(x) - \chi_{\rm cnt}$ , and $U_h = -U_e + \mathcal E_g$ for holes, with $\chi_{\rm cnt}$ denoting the electron affinity. The charge induced on the CNT can be calculated from $$n_{s,d} = \frac{4}{2\pi} \int f_{s,d} |\Psi_{s,d}|^2 dk_{s,d}$$ $$= \int \frac{\sqrt{2m^*}}{\pi \hbar \sqrt{\mathcal{E}_{s,d}}} f_{s,d} |\Psi_{s,d}|^2 d\mathcal{E}_{s,d}.$$ (5) Here, $n_{s,d}$ denote the concentrations induced from the source and drain side, respectively. The factor 4 in (1) and (5) stems Fig. 3. Conduction band edge for three gate voltages from self-consistent (solid lines) and nonself-consistent calculations at $V_d=0.2~\rm V$ . from the twofold band and twofold spin degeneracy [19]. The total carrier concentrations $n=n_s+n_d$ and $p=p_s+p_d$ enter the Poisson equation $$\nabla \epsilon \nabla \phi = -\frac{q(p-n)\delta(\rho - \rho_{\text{cnt}})}{2\pi\rho}$$ (6) where $\delta$ denotes the Dirac delta function describing the CNT charge density. Carriers were considered as charged sheets with the charges being distributed uniformly around the surface of the nanotube. The Poisson equation is solved self-consistently with the Schrödinger equation (4) using the general-purpose device simulator MINIMOS-NT [20]. Band structure modifications due to the potential drop across the nanotube diameter occurring in planar geometries have been neglected since the potential variation across the nanotube diameter is below 0.8 V [21], [22]. #### B. Simulation Setup For device optimization a (16,0) nanotube with a length of 120 nm was assumed to connect the source and drain contact of the CNTFET. The nanotube's bandgap $\mathcal{E}_g$ and radius $\rho_{\rm cnt}$ were set to 0.6 eV and 0.63 nm, respectively. For the effective mass $m^*$ , a value of $0.06m_0$ was chosen, both for electrons and holes [24]. The length of the source and drain contact and the overall thickness of the simulation domain were the only geometry parameters fixed during the optimization process ( $L_s=L_d=10~\rm nm$ , $T=100~\rm nm$ ). We focus on midgap Schottky barriers where the Fermi level of the metal contacts is located in the middle of the CNT bandgap. Charge on the CNT was neglected during the optimization. Setting n and p to zero in (6), only (1) and (6) have to be solved in a single optimization step. For positive-barrier devices of the type considered here, this leads to only a very slight overestimation of the current ( $\approx 10\%$ ) with respect to that predicted by a fully self-consistent solution [17], even when the device is in the on regime [7], [11]. In Fig. 3, the band bending along the CNT is plotted for a self-consistent simulation and a simulation where the charge on the CNT has been neglected. It can be seen that the Schottky barriers at the source Fig. 4. Subthreshold characteristics for different gate contact geometries. The solid line shows the drain current $I_d$ for a symmetric geometry with $L_{\rm dg} = L_{\rm sg} = 5$ nm, whereas the other lines correspond to geometries with an increased distance between the gate and drain contact. and drain side are not significantly changed in the energy range of significant tunneling current. #### III. SIMULATION RESULTS In order to get a better understanding of the optimization results, the influence of size and location of the gate contact, size of drain and source contact, and the permittivity of the top and bottom dielectric on the device performance are addressed independently here. Our results for symmetric geometries show good agreement with recent simulations [6]–[8], where these parameters have been investigated separately. The results of the CNTFET geometry optimization for several fixed gate oxide thicknesses are then presented. Finally, we compare important figures-of-merit like the subthreshold slope S and the $I_{\rm on}/I_{\rm off}$ ratio of optimized geometries with values from conventional geometries from both simulation and experiments. ## A. Effect of the Gate Geometry CNTFETs with symmetric gate contacts show ambipolar behavior leading to a symmetric subthreshold characteristics, drawn as a solid line in Fig. 4. When $V_g = V_d/2$ , the current through the nanotube reaches its minimum [6]. The amount of electron tunneling from the source side is equal to the hole tunneling from the drain side for this gate bias. Larger gate voltages allow more electron tunneling from the source side, whereas the hole current from the drain is essentially suppressed. When $V_g < V_d/2$ , hole tunneling is favored and the electron current is suppressed, whereas for $V_g > V_d/2$ , electron current dominates over hole current. When using asymmetric structures the subthreshold characteristics becomes asymmetric. In Fig. 4, the subthreshold characteristics of geometries with $L_{\rm dg}>5$ nm are plotted. While $L_{\rm sg}=5$ nm is kept constant, the length of the gate contact is decreased by increasing $L_{\rm dg}$ and, thus, the control of the gate over the CNT at the drain side is partially lost. This geometry modification directly affects the subthreshold characteristics where Fig. 5. Drain current as a function of $V_g$ for a drain thickness $T_d$ of 20 (squares) and 2.5 nm (circles). Solid lines are used for the total current and dashed lines for the hole current, which is reduced in the case of large $T_d$ (squares). The electron current (dashed–dotted line) is the same for both cases. a lower hole current can be observed at small or negative gate voltages. At the same time, the electron current, which dominates for $V_q > V_d/2$ , is insensitive to the different gate placement. A decrease of electron current takes place only if the overall gate length is below a critical value. This is illustrated in Fig. 4, where the subthreshold characteristics for a geometry with $L_{\rm dg}=130$ nm; thus having a gate length of only 5 nm is plotted. The decrease of the subthreshold slope is noticeable, but due to fringing fields from the gate contact, the device can still be turned on. From Fig. 4, it can also be seen that the gate voltage leading to a minimum drain current moves toward zero as the gate length decreases. Thus, asymmetric structures have the advantage that the $I_{\rm off}$ current is located around 0 V, which is more practical for real-life applications. Generally, it can be observed that $I_{\rm on}$ and the subthreshold slope are only weakly influenced by the location of the gate as long as $L_{ m dg}$ stays beyond a critical value, whereas $I_{\rm off}$ can be reduced, which results in a higher $I_{\rm on}/I_{\rm off}$ ratio. ## B. Effect of Drain and Source Contact Geometries To achieve low $I_{\rm off}$ , it is necessary to have large tunneling barriers for both electrons and holes at the source and drain contact in the off state. CNTFETs with thin needle-like contacts have thinner tunneling barriers than devices with large contacts for source and drain, which can be understood from simple electrostatic arguments. Hence, large contacts have broader barriers and are able to reduce $I_{\rm off}$ . From Fig. 5, it can be seen how the hole current is reduced for a device with $T_d=20$ nm, as compared to a device with a needle-like drain contact with $T_d=2.5$ nm. For both geometries, $T_s=2.5$ nm, and it can be seen that the electron current is not influenced by the increase of $T_d$ . In the same manner as $I_{\rm off}$ can be reduced by increasing the drain contact thickness, the tunneling barrier for electrons at the source side can be reduced using thin source contacts, resulting in an increase of $I_{\rm on}$ . Fig. 6. Conduction band edge near the source contact for a device with $T_{\rm ox}=10$ nm, plotted for three different ratios $\delta=\epsilon_{\rm top}/\epsilon_{\rm bot}$ . For higher $\delta$ , the energy barrier is thinned. The inset shows the impact of inhomogenous dielectrics on the subthreshold characteristics at $V_d=0.3$ V. # C. Effect of Inhomogenous Dielectrics It has been reported that using different $\kappa$ materials above and below the CNT increases the subthreshold slope of CNTFETs [7], where this effect was explained from the refraction law for electric-field lines at interfaces of materials with different permittivities $$\frac{\tan \alpha_{\text{top}}}{\epsilon_{\text{top}}} = \frac{\tan \alpha_{\text{bot}}}{\epsilon_{\text{bot}}}.$$ (7) Here, $\alpha_{\rm top}$ and $\alpha_{\rm bot}$ are the incident field line angles between normal to the interface between a top and bottom dielectric. Equation (7) is valid when the charge on the tube is neglected and results in a lowering of the barrier when using materials with different permittivity above and below the tube. The effect is more pronounced for thick gate oxides and becomes stronger as the ratio $\delta = \epsilon_{\rm top}/\epsilon_{\rm bot}$ is increased (see Fig. 6). The inset of Fig. 6 shows that the reduction of the barrier caused by $\delta > 1$ results in higher drive currents. Furthermore, it can be observed that the overall subthreshold characteristics is shifted upwards and the subthreshold slope increases when increasing $\delta$ . On the other hand, side $I_{\rm on}/I_{\rm off}$ is not influenced by this effect. For CNTFETs with symmetric gate geometries, by increasing $\delta$ , the potential barrier for holes tunneling from the drain side is reduced in the same manner as the tunneling barrier for electrons is reduced. This leads to high off currents at large $V_d$ and requires a proper scaling of $V_d$ . To the contrary, the hole tunneling of CNTFETs can be suppressed with an asymmetric contact geometry and inhomogenous dielectrics can improve device characteristics for a large range of drain voltages. ## D. Optimized Geometries Finally, we present results of the device optimization of CNT-FETs with different gate—oxide thicknesses. In the optimization setup, we fixed $T_{\rm ox}$ and varied the other geometry parameters in order to find optimized structures for a given $T_{\rm ox}$ . We find that devices with inhomogenous dielectrics, thin source contacts, and thick drain contacts yield the best sub- Fig. 7. Comparison of subthreshold slope and $I_{\rm on}/I_{\rm off}$ ratio for conventional (dashed lines) and optimized (solid lines) geometries. Experimental data for the subthreshold slope from [7] shows a similar scaling behavior. threshold slope for the whole range of gate—oxide thicknesses (2–30 nm). However, the length of the gate contact, which results in the optimum subthreshold slope, depends on $T_{\rm ox}$ . It was found that the current through the CNT does not depend on $L_{\rm sg}$ as long as $L_{\rm sg} < 10$ nm, which results in a small overlap of gate and source contact. The gate length $L_g$ for structures optimized with respect to a steep subthreshold slope continuously decreases when decreasing $T_{\rm ox}$ . This stems from the fact that, for geometries with small $T_{\rm ox}$ , the gate contact is more efficient in suppressing the potential barriers at the source (drain) contact. While geometries with a large $T_{\rm ox}$ need a larger gate contact in order to control the current over the potential barrier at the source contact, $L_g$ can be reduced for geometries with small $T_{\rm ox}$ . From Fig. 7, it can be seen that, for geometries optimized with respect to the subthreshold slope, the subthreshold slope scales approximately as $T_{\rm ox}$ . For comparison, in Fig. 7, the subthreshold slope of a symmetric CNTFET ( $L_{\rm dg}=L_{\rm sg}=5$ nm, $T_s=T_d=10$ nm, $\epsilon_{\rm top}=\epsilon_{\rm bot}=3.9$ ) is also given. In addition to the improved subthreshold slope for these geometries, the $I_{\rm on}/I_{\rm off}$ ratio is increased when decreasing the gate–oxide thickness. This behavior is different from that of symmetric CNTFETs. For symmetric geometries, the $I_{\rm on}/I_{\rm off}$ ratio is smaller, and for $T_{\rm ox}<15$ nm, a reduction of $I_{\rm on}/I_{\rm off}$ takes place. The $I_{\rm on}/I_{\rm off}$ ratio of symmetric and optimized CNTFETs are plotted in the lower graph of Fig. 7. When optimizing geometries with respect to the $I_{\rm on}/I_{\rm off}$ ratio, a different behavior occurs. At $T_{\rm ox}>10$ nm, structures with inhomogenous dielectrics show a steeper subthreshold slope, as well as a higher $I_{\rm on}/I_{\rm off}$ ratio, while at $T_{\rm ox}<10$ nm, geometries with homogenous dielectrics have a larger $I_{\rm on}/I_{\rm off}$ ratio than geometries with inhomogenous dielectrics. This can be seen from Fig. 8, where the gate length $I_{\rm on}/I_{\rm off}$ and the subthreshold slope of optimized geometries with $\delta=1$ ( $\epsilon_{\rm top}=\epsilon_{\rm bot}=3.9$ ) and $\delta=20$ ( $\epsilon_{\rm top}=20,\epsilon_{\rm bot}=1.0$ ) are plotted. Furthermore, it can be observed that the length of the Fig. 8. Optimization results for a homogenous (dashed line with open circles) and a inhomogenous CNTFET (solid line with open squares). The gate length, $I_{\rm on}/I_{\rm off}$ ratio, and subthreshold slope S are plotted. gate contact, leading to the maximum $I_{\rm on}/I_{\rm off}$ ratio, is larger when using homogenous dielectrics. This can be explained by the more efficient reduction of the potential barriers taking place in inhomogenous structures. #### IV. CONCLUSION The $I_{\rm on}/I_{\rm off}$ ratio of single-gate CNTFET structures can be significantly improved by using an asymmetric gate contact located near the source contact and thin source and wide drain contacts. Additionally, the subthreshold slope of such geometries can be improved by inhomogenous dielectrics above and below the tube, whereas the use of inhomogenous dielectrics in symmetric structures merely leads to high $I_{\rm off}$ currents. A subthreshold slope below 100 mV/dec was found for optimized geometries with $T_{\rm ox} < 5$ nm, which is significantly closer to the thermal limit of approximately 60 mV/dec at room temperature than previously reported values for conventional geometries [6]. Simulation results suggest that the subthreshold slope of single gate CNTFETs scales linearly with the gate—oxide thickness. In contrast to symmetric devices, structures with asymmetric gate contacts show an increase of $I_{\rm on}/I_{\rm off}$ when scaling down the gate–oxide thickness, whereas $I_{\rm on}/I_{\rm off}$ decreases with increasing $T_{\rm ox}$ for symmetric devices when $T_{\rm ox} < 10$ nm. #### REFERENCES - [1] W. Hoenlein, "New prospects for microelectronics: Carbon nanotubes," *Jpn. J. Appl. Phys.*, vol. 41, no. 6b, pp. 4370–4374, 2002. - [2] B. M. Kim, T. Brintlinger, E. Cobas, and M. S. Fuhrer, "High-performance carbon nanotube transistors on SrTiO<sub>3</sub>/Si substrates," *Appl. Phys. Lett.*, vol. 84, no. 11, pp. 1946–1948, 2004. - [3] M. Radosavljevic, J. Appenzeller, and P. Avouris, "High performance of potassium n-doped carbon nanotube field-effect transistors," *Appl. Phys. Lett.*, vol. 84, no. 18, pp. 3693–3695, 2004. - [4] W. B. Choi, J. U. Chu, K. S. Jeong, E. J. Bae, and J. W. Lee, "Ultrahigh-density nanotransistors by using selectively grown vertical carbon nanotubes," *Appl. Phys. Lett.*, vol. 79, no. 26, pp. 3696–3698, 2001. - [5] W. B. Choi, B. H. Cheong, J. J. Kim, J. Chu, and E. Bae, "Selective growth of carbon nanotubes for nanoscale transistors," *Adv. Functional Mater.*, vol. 13, no. 1, pp. 80–84, 2003. - [6] M. Radosavljevic, S. Heinze, J. Tersoff, and P. Avouris, "Drain voltage scaling in carbon nanotube transistors," *Appl. Phys. Lett.*, vol. 83, no. 12, pp. 2435–2437, 2003. - [7] S. Heinze, M. Radosavljevic, J. Tersoff, and P. Avouris, "Unexpected scaling of the performance of carbon nanotube transistors," *Phys. Rev.* B, Condens. Matter, vol. 68, p. 235 418, 2003. - [8] S. Heinze, J. Tersoff, and P. Avouris, "Electrostatic engineering of nanotube transistors for improved performance," *Appl. Phys. Lett.*, vol. 83, no. 24, pp. 5038–5040, 2003. - [9] J. P. Clifford, D. L. John, L. C. Castro, and D. L. Pulfrey, "Electrostatics of partially gated carbon nanotube FETs," *IEEE. Trans. Nanotechnol.*, vol. 3, no. 2, pp. 281–286, Jun. 2004. - [10] A. Javey, J. Guo, Q. Wang, M. Lundstrom, and H. Dai, "Ballistic carbon nanotube field-effect transistors," *Nature*, vol. 424, pp. 654–657, 2003. - [11] D. L. Pulfrey and L. C. Castro, private communication, Oct. 22, 2004. - [12] The Simulation Environment for Semiconductor Technology Analysis User's Guide, Inst. Mikroelektron., Tech. Univ. Wien, Vienna, Austria, 2003. - [13] R. Sabelka, "A finite element simulator for three-dimensional analysis of interconnect structures," *Microelectron. J.*, vol. 32, no. 2, pp. 163–171, 2001. - [14] S. Datta, Electronic Transport in Mesoscopic Systems. Cambridge, U.K.: Cambridge Univ. Press, 1995. - [15] H. Ajiki and T. Ando, "Electronic states of carbon nanotubes," J. Phys. Soc. Jpn., vol. 62, no. 4, pp. 1255–1266, 1993. - [16] E. Ungersboeck, A. Gehring, H. Kosina, S. Selberherr, B.-H. Cheong, and W. B. Choi, "Simulation of carrier transport in carbon nanotube field effect transistors," in *Proc. Eur. Solid-State Device Research Conf.*, 2003, pp. 411–414. - [17] D. L. John, L. C. Castro, J. Clifford, and D. L. Pulfrey, "Electrostatics of coaxial Schottky-barrier nanotube field-effect transistors," *IEEE. Trans. Nanotechnol.*, vol. 2, no. 3, pp. 175–180, Sep. 2003. - [18] D. L. John, L. C. Castro, P. J. S. Pereira, and D. L. Pulfrey, "A Schrödinger-Poisson solver for modeling carbon nanotube FETs," in *Proc. Nanotechnol. Conf.*, vol. 3, 2004, pp. 65–68. - [19] J. Appenzeller, J. Knoch, R. Martel, V. Derycke, S. J. Wind, and P. Avouris, "Carbon nanotube electronics," *IEEE. Trans. Nanotechnol.*, vol. 1, no. 4, pp. 184–189, Dec. 2002. - [20] MINIMOS-NT 2.1 User's Guide, Inst. Mikroelektron., Tech. Univ. Wien, Vienna, Austria, 2004. - [21] Y. H. Kim and K. J. Chang, "Subband mixing rules in circumferentially perturbed carbon nanotubes: Effects of transverse electric fields," *Phys. Rev. B, Condens. Matter*, vol. 64, p. 153 404, 2001. - [22] J. Guo, S. Goasguen, M. Lundstrom, and S. Datta, "Metal-insulator-semiconductor electrostatics of carbon nanotubes," *Appl. Phys. Lett.*, vol. 81, no. 8, pp. 1486–1488, 2002. - [23] T. Nakanishi, A. Bachtold, and C. Dekker, "Transport through the interface between a semiconducting carbon nanotube and a metal electrode," *Phys. Rev. B, Condens. Matter*, vol. 66, p. 073 307, 2002. - [24] J. Appenzeller, M. Radosavljevic, J. Knoch, and P. Avouris, "Tunneling versus thermionic emission in one-dimensional semiconductors," *Phys. Rev. Lett.*, vol. 92, p. 048 301, 2004. **Mahdi Pourfath** was born in Tehran, Iran, in 1978. He received the Master of Science degree in electrical engineering from the Sharif University of Technology, Tehran, Iran, in 2002, and is currently working toward the Doctoral degree at the Institute for Microelectronics, Vienna Austria. In October 2003, he joined the Institute for Microelectronics. His scientific interests include quantum transport, simulation of CNTs, and nanoelectronic devices. Hans Kosina (M'92) was born in Haidershofen, Austria, in 1961. He received the Diplomingenieur degree in electrical engineering and Ph.D. degree from the Technische Universität Wien, Vienna, Austria, in 1987 and 1992, respectively. For one year, he was with the Institut for Flexible Automation. In 1988, he joined the Institute for Microelectronics, Technische Universität Wien. In Summer 1993, he held a visiting research position with the Advanced Products Research and Development Laboratory, Motorola, Austin, TX. In Summer 1999, he held a research position with the Technology Computer-Aided Design (TCAD) Department, Intel, Santa Clara, CA. Since March 1998, he has held the venia docendi in the field of microelectronics. His current interests include device simulation, modeling of carrier transport and quantum effects in semiconductor devices, new Monte Carlo algorithms, and computer-aided engineering in very large scale integration (VLSI) technology. Andreas Gehring (M'04) was born in Mistelbach, Austria, in 1975. He received the Diplomingenieur and Ph.D. degrees in communication engineering from the Technische Universität Wien, Vienna, Austria, in 2000 and 2003, respectively. In April 2000, he joined the Institute for Microelectronics, Technische Universität Wien. In summer 2001, he held a visiting research position with the Samsung Advanced Institute of Technology, Seoul, Korea. In Summer 2003, he held a visiting research position with Cypress Semiconductor, San Jose, CA. His scientific interests comprise the modeling of quantum effects for semiconductor device simulation, simulation of tunneling, and gate dielectric reliability issues. **Byoung-Ho Cheong**, photograph and biography not available at time of publication. Wan-Jun Park, photograph and biography not available at time of publication. **Enzo Ungersboeck** was born in Vienna, Austria, in 1977. He received the degree of Diplomingenieur in physics from the Technische Universität Wien, Vienna, Austria, in 2002, and is currently working toward the Doctoral degree at the Institute for Microelectronics, Vienna, Austria. In 2002, he joined the Institute for Microelectronics. In Summer 2003, he was a Visiting Researcher with the Samsung Advanced Institute of Technology, Seoul, Korea. His scientific interests include Monte Carlo simulation, band structure calculations, simulation of CNTs, and quantum mechanical confinement in submicrometer MOSFETs. **Siegried Selberherr** (F'93) was born in Klosterneuburg, Austria, in 1955. He received the Diplomingenieur degree in electrical engineering and Doctoral degree in technical sciences from the Technische Universität Wien, Vienna, Austria, in 1978 and 1981, respectively. Since 1984, he has held the venia docendi on computer-aided design. Since 1988, he has been the Head of the Institute for Microelectronics, Technische Universität Wien. Since 1999, he has been Dean of the Faculty of Electrical Engineering and Information Technology, Technische Universität Wien. His current topics are modeling and simulation of problems for microelectronics engineering.