## Planarization of Silicon Dioxide and Silicon Nitride Passivation Layers

# Alireza Sheikholeslami<sup>1</sup>, Farnaz Parhami<sup>2</sup>, Helmut Puchner<sup>2</sup>, and Siegfried Selberherr<sup>1</sup>

<sup>1</sup> Institute for Microelectronics, TU Wien, Gußhausstraße 27-29/E360, 1040 Wien, Austria

E-mail: sheikholeslami@iue.tuwien.ac.at

**Abstract.** Final passivation planarization is achieved by optimizing the stack height and trench width for technologies that are sensitive to passivation planarization like image sensor processes. Deposition profiles obtained by using our topography simulator ELSA (Enhanced Level Set Applications) predict a range of trench width, stack height, and the thickness of the deposited layers which lead to a sufficient planarization margin. Furthermore, these predictions enable design of trenches with a sufficient side wall and bottom coverage in order to guarantee a proper moisture seal.

#### 1. Introduction

Planarized final passivation is required for technologies like image sensor processes. A typical passivation stack in IC chips is a layer of SiO<sub>2</sub> from PECVD (Plasma Enhanced Chemical Vapor Deposition) TEOS (Tetraethoxysilane) covered by a layer of PECVD Si<sub>3</sub>N<sub>4</sub>. Our objective is to achieve planarized passivation in the presence of deep trenches that serve as moisture barrier (cf. Figure 1a) or topmost metal topography (cf. Figure 1b). Planarization of a moisture seal Si<sub>3</sub>N<sub>4</sub> layer can be achieved by optimizing the trench width and taking advantage of the PECVD breadloafing characteristic. Planarization of a TEOS process on top metal topography can be achieved by depositing a thick layer of silicon dioxide from TEOS, which then is planarized by





(a) (b)

Figure 1. Trenches covered by (a) passivation and (b) silicon dioxide from TEOS.

 $<sup>^{2}</sup>$  Cypress Semiconductor Corporation, San Jose, CA 95134, USA

CMP (Chemical Mechanical Planarization) down to an optimized thickness. Such an optimization requires a topography simulator for predicting profiles of these deposition processes.

The topography simulator ELSA developed at our institute is based on a level set method [1] for tracking moving boundaries in two and three dimensions. ELSA is capable of handling different deposition and etching models and has been proven for different semiconductor manufacturing processes [2–5].

#### 2. The geometrical parameters of investigations

The geometrical parameters considered for investigations are divided into two different sets. The first set consists of 45 cases for the deposition of silicon nitride with the following geometrical parameters D, H, and T (cf. Figure 2) that stand for trench width, trench height, and the thickness of the deposited layer, respectively:

- D = 0.5, 1.0, 2.0, 3.0, and  $4.0\mu m$
- $H = 2.0, 3.0, and 4.0 \mu m$
- $T = 0.3, 0.6, and 0.9 \mu m$

The second set consists of 63 cases for the deposition of silicon dioxide from TEOS with the following parameters:

- D = 0.3, 0.5, 0.8, 1.0, 1.4, 2.0, and  $3.0\mu m$
- $H = 0.3, 0.5, \text{ and } 0.9 \mu m$
- $T = 0.3, 0.7, \text{ and } 1\mu\text{m}$

The process conditions of the deposition of silicon nitride and silicon dioxide were the same as those investigated in [2] and [3], respectively. Therefore, the parameters extracted during those two investigations are also used by our new investigations. The actual optimization has been performed using the optimization and calibration tool SIESTA (Simulation Environment for Semiconductor Technology Analysis) [6] developed at our institute.

#### 3. The goals of simulations

The goals of the simulations are: First, optimizing the trench width such that after  $Si_3N_4$  deposition and breadloafing, the trench top closes completely, while sufficient bottom and sidewall coverage is obtained. Second, assuming  $1\mu m$  silicon dioxide is deposited from TEOS



**Figure 2.** A schematic of a trench and its geometrical parameters. Parameters a, b, and s are used for the difference between the top of the void and the thickness of the deposited layer, bottom coverage, and sidewall coverage, respectively.



Figure 3. An illustrative description of planarization margin.

and polished down to  $0.3\mu m$ , optimizing the trench width and height such that a sufficient planarization margin (cf. Figure 3) larger than the CMP process variation is obtained. In the following sections the simulation results are discussed.

### 3.1. Results of silicon nitride deposition

Table 1 presents a part of the simulation results, namely, those of the deposition of silicon nitride into different trenches as shown for example in Figure 4 for  $D=0.5\mu m$  and  $D=1\mu m$ . The tabulated results can be summarized as follows:

• Narrowing down the trench to  $1\mu$ m with the deposition of  $0.9\mu$ m nitride results in a planarized topside and at least about  $0.3\mu$ m of side wall and  $0.17\mu$ m of bottom nitride coverages (cf. Table 1).

| Table 1 | Tabulated | ${\it results}$ | for | $0.5 \mu \mathrm{m}$ | and | $1\mu\mathrm{m}$ | wide trenches. |  |
|---------|-----------|-----------------|-----|----------------------|-----|------------------|----------------|--|
|         |           |                 |     |                      |     |                  |                |  |

| $T(\mu m)$ | $H(\mu m)$ | $D(\mu m)$ | $a(\mu m)$ | $s(\mu m)$ | $b(\mu m)$ |
|------------|------------|------------|------------|------------|------------|
| 0.9        | 4          | 1          | 0.43       | 0.29       | 0.17       |
| 0.6        | 4          | 1          | NA         | 0.29       | 0.17       |
| 0.3        | 4          | 1          | NA         | 0.14       | 0.09       |
| 0.9        | 3          | 1          | 0.49       | 0.31       | 0.17       |
| 0.6        | 3          | 1          | NA         | 0.31       | 0.17       |
| 0.3        | 3          | 1          | NA         | 0.14       | 0.09       |
| 0.9        | 2          | 1          | 0.4        | 0.34       | 0.26       |
| 0.6        | 2          | 1          | NA         | 0.34       | 0.26       |
| 0.3        | 2          | 1          | NA         | 0.14       | 0.09       |
| 0.9        | 4          | 0.5        | 0.9        | 0.1665     | 0.06       |
| 0.6        | 4          | 0.5        | 0.57       | 0.1665     | 0.06       |
| 0.3        | 4          | 0.5        | 0.17       | 0.1665     | 0.06       |
| 0.9        | 3          | 0.5        | 0.9        | 0.1665     | 0.06       |
| 0.6        | 3          | 0.5        | 0.57       | 0.1665     | 0.06       |
| 0.3        | 3          | 0.5        | NA         | 0.1665     | 0.06       |
| 0.9        | 2          | 0.5        | 0.9        | 0.18       | 0.11       |
| 0.6        | 2          | 0.5        | 0.57       | 0.18       | 0.11       |
| 0.3        | 2          | 0.5        | NA         | 0.18       | 0.11       |



Figure 4. The deposition of silicon nitride into trenches of (a)  $D = 0.5 \mu m$  and (b)  $D = 1 \mu m$ .

• Narrowing down the trench to  $0.5\mu m$  with a thin nitride thickness of  $0.6\mu m$  results in a planar topside with at least  $0.1665\mu m$  of side wall and  $0.06\mu m$  of bottom nitride coverages. Thinning down nitride to  $0.3\mu m$  does not result in a planar topside where the stack height is  $2\mu m$  and  $3\mu m$ , respectively.

Finally, we can draw the following conclusions from the simulation results:

- A planar passivation with complete nitride sealed die edge is possible. A  $1\mu m$  or lower trench width is required.
- When the trench width is reduced to  $0.5\mu m$ , the topside nitride thickness can be reduced to  $0.6\mu m$ , which, however, could raise reliability issues.

#### 3.2. Results of silicon dioxide deposition

Figure 5 shows two of 63 simulations as listed in Section 2. Based on the simulation results the planarization margins for different trench widths and heights have been calculated as shown in Figure 6. The results can be summarized as follows:

- Varying the trench width does not allow voids to be completely eliminated.
- Void formation is a strong function of trench width and height. Voids are either already formed with deposition of  $0.3\mu m$  silicon dioxide from TEOS or they will be formed as more oxide is deposited. Therefore, increasing the oxide thickness does not influence the void formation.
- By polishing down from  $1\mu m$  to  $0.3\mu m$  TEOS:
  - $-0.3\mu$ m trench height provides sufficient planarization margin regardless of trench width (cf. Figure 6).
  - $-0.5\mu$ m and  $0.9\mu$ m trench heights lead to a non-planar surface either by opening up voids or by incomplete removal of the dimple at spaces  $> 1\mu$ m (cf. Figure 6).

#### 4. Conclusion

State of the art topography simulator was employed for deposition processes. Deposition simulation was used to optimize the features which cause non-planar final passivation deposition



**Figure 5.** The deposition of silicon dioxide into trenches of (a)  $D = 0.8 \mu m$  and (b)  $D = 1.4 \mu m$ .



**Figure 6.** Planarization margin calculated for different widths and thicknesses.

such as trenches and topmost metal topography. One set of simulations was used to determine the moisture seal trench width that results in a planar silicon nitride surface while maintaining sufficient bottom and side wall coverage. Another set of simulations was used to optimize trench width and height in order to provide sufficient planarization margin for the deposition of oxide from TEOS followed by CMP.

#### References

- [1] Sethian J A 1999 Level Set Methods and Fast Marching Methods (Cambridge: Cambridge University Press)
- [2] Heitzinger C, Sheikholeslami A, Badrieh F, Puchner H and Selberherr S 2004 IEEE Trans Electron Devices 51 1129
- [3] Sheikholeslami A, Holzer S, Heitzinger C, Leicht M, Häberlen O, Fugger J, Grasser T and Selberherr S 2005 Proc. PhD Research in Microelectronics and Electronics (Lausanne) vol. 2 pp 279-282
- [4] Sheikholeslami A, Al-Ani E, Heinzl R, Heitzinger C, Parhami F, Badrieh F, Puchner H, Grasser T and Selberherr S 2005 Proc. International Conference on Ultimate Integration of Silicon (Bologna) pp 139-142
- [5] Sheikholeslami A, Parhami F, Heinzl R, Al-Ani E, Heitzinger C, Badrieh F, Puchner H, Grasser T and Selberherr S 2005 Proc. International Conference on Simulation of Semiconductor Processes and Devices (Tokyo) pp 187-190
- [6] Holzer S, Sheikholeslami A, Wagner S, Heitzinger C, Grasser T and Selberherr S 2004 Proc. Symposium on Nano Device Technology (Hsinchu) pp 113-116