ELSEVIER ELSEVIER

Contents lists available at ScienceDirect

# Microelectronics Reliability

journal homepage: www.elsevier.com/locate/microrel



# Impact of gate poly doping and oxide thickness on the N- and PBTI in MOSFETs

Gregor Pobegen a,c,\*, Thomas Aichinger b, Tibor Grasser c, Michael Nelhiebel d

- <sup>a</sup> KAI (Kompetenzzentrum für Automobil und Industrie-Elektronik), Europastraße 8, A-9524 Villach, Austria
- <sup>b</sup> The Pennsylvania State University, 101 Earth Engineering Science Building, University Park, PA 16802, USA
- <sup>c</sup> Institute for Microelectronics, Technical University Vienna, Gußhausstraße 27-29/E360, A-1040 Vienna, Austria

## ARTICLE INFO

### Article history: Received 24 May 2011 Received in revised form 7 June 2011 Accepted 10 June 2011 Available online 23 July 2011

### ABSTRACT

We study n- and pMOS devices with 3.2-30 nm thick SiON or SiO<sub>2</sub> gate dielectrics and  $n^{++}$  or  $p^{++}$  doped polysilicon gates to identify the type and energetic location of defects created through bias temperature stress. The results clearly indicate a dependence of the type of BTS induced defects on the stress polarity and the gate poly doping. If holes are provided from the  $p^{++}$  poly gate and the gate dielectric is sufficiently thin, NBTI-type donor-like defects may occur even under positive bias stress conditions. For devices with sufficiently thick dielectrics or  $n^{++}$  poly gated devices, holes are absent during PBTI stress and acceptor-like defects are created.

© 2011 Elsevier Ltd. All rights reserved.

### 1. Introduction

When subjecting p- and n-channel MOSFETs to positive and negative bias temperature stress (BTS), the instability of pMOS device parameters following *negative* BTS was found to be the most severe degradation mode and has become a major reliability concern in the last years [1]. Several physical models have been proposed to explain the microscopic origin of the build-up of electrically active defects during NBTS on pMOS devices [2–5]. Although the degradation following positive BTS is less severe [1,4,6] and thus of smaller importance for device manufacturers, more insight into this less studied PBTI will be an invaluable probe for existing theories.

Most physical models for the NBTI regard cold holes at the silicon–dielectric interface as the trigger for defect creation, such as a silicon dangling bond [7] or the  $E_\gamma'$  center [5,8]. During negative bias temperature stress in any MOS device, a large number of cold holes are available at the silicon–dielectric interface and may be captured into a defect precursor. By inverting the polarity of the stress bias, thus applying positive BTS, holes are repelled from the silicon–dielectric interface. Contrary to expectations, recent investigations showed a resulting build-up of donor-like charges, similar to, but smaller than that after negative BTS [9–11]. Existing studies on the PBTI were mostly made on devices of CMOS technology, where pMOS transistors are equipped with a p++ doped polycrystalline silicon (poly) gate and nMOS transistors with a n++ poly gate. Even though first observations of the PBTI on p++ gated pMOS devices were

E-mail address: gregor.pobegen@k-ai.at (G. Pobegen).

attributed to mobile oxide charges [12], the degradation effect was recently suggested to be similar to the NBTI but with holes provided by tunneling from the p<sup>++</sup> poly gate [4,6]. This idea is supported by the fact that holes tunneling from the p<sup>++</sup> poly gate towards the silicon substrate are the main contributors to the tunneling current in p<sup>++</sup>/pMOS devices at low positive gate bias [13].

We show that the PBTI is indeed related to holes tunneling from the p<sup>++</sup> poly gate for thin gate dielectric devices, but that an additional acceptor-like defect is created during PBTS independent of holes. We demonstrate this by studying the oxide thickness dependence of the degradation following PBTS on p<sup>++</sup> and n<sup>++</sup> gated pMOS devices. While the degradation following PBTS is independent of the oxide thickness for n<sup>++</sup> gated pMOS devices, a strong oxide thickness dependence is observed for p<sup>++</sup> gated devices. Furthermore we observe the creation of acceptor-like defects within the silicon band gap following PBTS in the absence of holes. The density of holes at the Si–SiO<sub>2</sub> interface is negligible for PTBS conditions in either n<sup>++</sup> gated devices or devices with a sufficiently thick gate dielectric (cf. also Fig. 1).

# 2. Experimental setup

We used two sets of n- and pMOS devices with different types of gate poly doping of different technologies. The first set of devices were of a CMOS technology ( $p^{++}$  gated pMOS and  $n^{++}$  gated nMOS) with three differently thick SiON gate dielectrics. Their corresponding equivalent SiO<sub>2</sub> oxide thicknesses (EOTs) from capacitance voltage (CV) measurements, which include the quantum mechanical shift in substrate peak inversion layer density [6], were found to be 3.2 nm, 6.0 nm and 26.0 nm, respectively.

The second set of devices consisted of n- and pMOS devices with  $n^{++}$  poly gates and three differently thick pure SiO<sub>2</sub> gate

<sup>&</sup>lt;sup>d</sup> Infineon Technologies Austria AG, Siemensstraße 2, A-9500 Villach, Austria

<sup>\*</sup> Corresponding author at: KAI (Kompetenzzentrum für Automobil und Industrie-Elektronik), Europastraße 8, A-9524 Villach, Austria. Tel.: +43 4242 34890 30; fax: +43 4242 34890 99.



**Fig. 1.** Band structure and voltage drop for strong inversion or accumulation in  $p^{++}/pMOS$  and  $n^{++}/pMOS$  devices. The voltage  $V_G$  applied to the gate is either the voltage drop across the oxide  $V_{ox}$  or  $V_{ox}$  and the band gap of silicon  $E_g$ . A possible voltage drop due to the depletion of the gate poly is neglected.

oxides with thicknesses 5.6 nm, 13.8 nm, and 29.1 nm, respectively. In Fig. 1 a sketch of the band structures of the p<sup>++</sup>/pMOS and n<sup>++</sup>/pMOS devices during N- and PBTS conditions and the corresponding voltage drop approximations for strong accumulation or inversion are depicted. A possible poly depletion voltage drop was neglected.

In order to monitor the stress induced degradation we performed two different measurements on separate devices directly after termination of stress. In the first experiment we switched the gate voltage from stress level to  $V_{\rm TH}$  as determined by a current criterion and converted the difference in the drain current to a corresponding  $\Delta V_{TH}$  with the help of the virgin  $I_D V_G$  characteristic [14] after roughly 10 ms delay. In another experiment we started a charge pumping (CP) measurement with 1 MHz frequency directly after termination of stress and obtained the first maximum charge pumping current value after 41 ms of delay. Fast measurement of  $I_{CP}$  after stress is essential because  $\Delta I_{CP}$  undergoes a significant recovery during the CP measurement itself, which may be attributed to detrapping of positive charges from defect sites [15]. We remark that the  $\Delta I_{\rm CP}$  may reflect the overall degradation of the device following BTS because the CP current is not only composed of contributions of the average density of interface traps but also of the density of border traps [16] near the Si-SiO<sub>2</sub> interface [17,18] which may be involved in the microscopic BTI mechanism [5,4,15]. To address different  $V_{\rm FB}$  and  $V_{\rm TH}$  for the different equivalent oxide thicknesses we adapted the high and low voltage levels of the CP pulse in order to measure the maximum charge pumping current, while keeping the slope of the pulses and thus the scanned energy interval the same for all devices [19].

# 3. Experimental results

In Figs. 2 and 3 the equivalent oxide thickness normalized  $V_{\rm TH}$  shift and the change of the  $I_{\rm CP}$  after BTS as a function of the EOT are depicted for the p<sup>++</sup> gated and n<sup>++</sup> gated pMOS devices, respectively. The NBTI in either p<sup>++</sup> or n<sup>++</sup> poly gated devices is nearly independent of the equivalent oxide thickness, regarding both  $V_{\rm TH}$  shift and  $I_{\rm CP}$  change, consistent with earlier work [20,21]. The PBTI shows a complex picture in two regards. First, vastly different dependences on the EOT for devices with different gate poly doping are observed. While the degradation in n<sup>++</sup>/pMOS devices is independent of the oxide thickness, it increases strongly with decreasing oxide thickness in p<sup>++</sup>/pMOS devices. The  $\Delta V_{\rm TH}$  even changes its sign with decreasing EOT, such that a very small net negative charge is built up for the device with 26 nm equivalent



**Fig. 2.** Change of the maximum charge pumping current  $\Delta I_{CP}$  (top,  $\approx$ 40 ms post stress) and change of the normalized  $V_{TH}$  shift  $\Delta V_{TH}^{norm} = \Delta V_{TH}/EOT$  (bottom,  $\approx$ 10 ms post stress) over equivalent oxide thickness for  $p^{++}/pMOS$  devices after N- and PBTS. An increase of degradation ( $\Delta I_{CP}$ ) following PBTS with decreasing oxide thickness suggests that holes tunneling from the  $p^{++}$  poly gate may contribute to the degradation in thin dielectric  $p^{++}$  gated devices.



**Fig. 3.** The degradation following N- and PBTS for  $n^{++}/pMOS$  device is independent of the oxide thickness. This indicates that the oxide field value is the only relevant parameter for the N- and PBTI in  $n^{++}$  poly gated devices.

gate oxide thickness, and a net positive charge for devices with thinner dielectrics. Second, when comparing to NBTI, we see that even though  $\Delta V_{\text{TH}}$  may be quite small,  $\Delta I_{\text{CP}}$  is even higher than after NBTS for the n<sup>++</sup>/pMOS (c.f. Fig. 3). In Figs. 4 and 5 the oxide field dependence of the change of the charge pumping current is depicted for the  $p^{++}/pMOS$  and the  $n^{++}/pMOS$  devices, respectively. All degradation modes except the PBTI in p++/pMOS devices show a power law exponent  $\Delta I_{\rm CP} \propto E_{\rm ox}^b$  of  $b \approx 4$  [22,15]. The lower power law exponent of the PBTI on p++/pMOS devices differs vastly from all other combinations which motivates further investigations on the PBTI on p<sup>++</sup>/pMOS devices. We remark that the lower power law exponent of the PBTI on p<sup>++</sup>/pMOS devices may occur because two separate mechanisms (carrier tunneling and BTI degradation), which are both heavily dependent on the oxide field, act together. Again, we observe that the  $\Delta I_{CP}$  after PBTS is greater than the  $\Delta I_{CP}$ after NBTS for all stress fields. Figs. 6 and 7 depict the  $\Delta I_{\rm CP}$  and  $\Delta V_{\text{TH}}$  recovery traces after PBTS of pMOS and nMOS devices. The thin dielectric p<sup>++</sup>/pMOS of Fig. 6 show typical NBTI-like recovery, i.e.  $\Delta I_{\rm CP}$  and negative  $\Delta V_{\rm TH}$  decrease with time (loss of net positive charge). This shows that for thin dielectrics covered by a p<sup>+</sup> polygate, PBTI is essentially inverted NBTI with holes provided by



**Fig. 4.** CP current degradation for the  $p^{++}/pMOS$  set of devices. The vastly different power law coefficient of the PBTI degradation on the  $p^{++}/pMOS$  devices hints that the BTI degradation is not the only field dependent mechanism involved. Also holes have to be supplied by the gate, which is as well strongly oxide field dependent and thus changing the power law.



**Fig. 5.** The degradation following N- or PBTS for the  $n^{++}/pMOS$  devices shows a similar power law exponent indicating ordinary BTI degradation mechanisms. For the NBTI, a power law exponent of  $b\approx 4$  is obtained consistent with the bulk of literature [4,15].

the gate. For the n<sup>++</sup> gated nMOS after PBTS, there are no free holes and we would normally not expect any drift or recovery. However, Fig. 6 shows a substantial degradation by negative charges and recovery of negative charges, together with a recovery of  $\Delta I_{CP}$ . The same holds true for thick dielectrics, as depicted in Fig. 7, with almost identical  $\Delta I_{CP}$  recovery for nMOS and pMOS independent of poly doping. The same behavior is also observed for trench MOS devices (n++ gated nMOS) after PBTS in Fig. 8. A closer look on the results depicted in Fig. 7 reveals that defects are created through PBTS for all devices (change of the  $I_{CP}$ ), while the pMOS experience virtually no  $V_{TH}$  shift. This behavior may be explained with the creation and annealing of acceptor-like defects with energy levels within the band gap of Si. The Fermi level lies close to the valence band edge of Si for a pMOS in inversion. Acceptor-like defects (neutral when unoccupied and negatively charged when occupied, 0/-) are therefore not charged at the  $V_{TH}$  of a pMOS. On the other hand, the Fermi level for an nMOS in inversion lies close to the conduction band edge and acceptor-like defects are negatively charged [23]. Therefore, after PBTS an equivalent degradation level is observed in the  $\Delta I_{CP}$ , regardless of the transistor



**Fig. 6.** For *thin* gate dielectric p<sup>++</sup>/pMOS devices the degradation and recovery behavior following PBTS differs vastly from the behavior of all other devices. Rather a negative threshold voltage shift and recovery towards zero is observed, which indicates positively charged defects recovering, just as after NBTS. The thin gate dielectric n<sup>++</sup>/nMOS behaves equivalently to the thick dielectric devices as depicted in Fig. 7 because the n<sup>++</sup> poly gate cannot provide any holes to trigger NBTI degradation.



**Fig. 7.** For *thick* gate dielectrics, PBTS causes roughly the same degree of oxide damage (cf.  $\Delta I_{\text{CP}}$ ), regardless of the gate poly doping type. The defects are energetically situated within the silicon bandgap because they are visible in the  $\Delta V_{\text{TH}}$  only for nMOS devices, where the Fermi level is near the conduction band edge at  $V_{\text{TH}}$  (occupied acceptor-like defects are negatively charged, causing positive  $\Delta V_{\text{TH}}$ ). For the pMOS the defects are unoccupied and thus neutral. Consequently the recovery of the defects is not visible in the  $\Delta V_{\text{TH}}$  of a pMOS.

type, consistent with earlier work [23]. For the nMOS a positive  $\Delta V_{\text{TH}}$  due to negatively charged defects is measured, whereas the acceptor-like defects give rise to  $\Delta I_{\text{CP}}$  for pMOS and nMOS alike but are not  $\Delta V_{\text{TH}}$  relevant for the pMOS. We remark that acceptor-like defects may be due to negatively charged  $E'_{\gamma}$  centers [24].

The finding that acceptor-like defects are created through PBTS is in disagreement with earlier work [25], where researchers proposed the creation of donor-like defects following PBTS on devices with thick gate oxides. The results in [25] are based on  $I_DV_G$  sweeps in the linear regime of the transistor before and after stress. However, in a repetition of the experiment we found a strong dependence of the  $\Delta V_G$  on the voltage applied to the drain  $V_D$ , as depicted in Fig. 9. In the linear regime of the transistor  $(V_D < V_D^{\text{sat}})$   $\Delta V_G$  is largely negative above the threshold voltage of the device  $(\Delta V_G$  is measured with  $V_G > V_{\text{TH}}$  in [25]). This negative shift nearly vanishes when measuring the characteristic in saturation, even though the  $V_D$  should not affect the  $\Delta V_G$  at all.



**Fig. 8.** The build-up of acceptor-like charges following PBTS on  $n^{**}$  gated devices is observed in a wide range of different technologies. Also e.g. in n-channel power transistors using an  $SiO_2$  oxide at the vertical face of an etched trench in silicon (Trench-MOSFET) a very similar behavior to that of lateral devices is observed.



**Fig. 9.** A repetition of the experiment of Ref. [25] shows a strong dependence of the drift following PBTS on the drain voltage. When measuring in the linear regime  $(V_D < V_D^{\text{sat}})$  the influence of the spurious  $\Delta V_{\text{TH}}$  shift due to a change in effective channel mobility leads to the misinterpretation that donor-like defects are created during stress. A measurement in the saturation region  $(V_D > V_D^{\text{sat}})$  decreases the parasitic effect due to mobility changes. Regardless of the operating mode the net drift at the  $V_{\text{TH}}$  of the device is slightly positive, hinting at negatively charged defects.

The strong difference in  $\Delta V_{\rm G}$  with different  $V_{\rm D}$  occurs because changes in the effective channel mobility  $\mu$  have a different impact on the measured drain current. The channel length decrease in saturation due to pinch-off reduces the impact of the channel mobility changes on the change of the drain current. This may be deduced from first order models for the drain current in the linear (lin) and saturation (sat) regime of a transistor [26]

$$I_{\rm D}^{\rm lin} = -\frac{W}{L} \mu C_{\rm ox} \left( V_{\rm G} - V_{\rm TH} - \frac{V_{\rm D}}{2} \right) V_{\rm D} \tag{1}$$

$$I_{\rm D}^{\rm sat} = -\frac{1}{2} \frac{W}{L} \mu C_{\rm ox} (V_{\rm G} - V_{\rm TH})^2,$$
 (2)

with W the channel width, L the channel length and  $C_{\rm ox}$  the oxide capacitance. From these formulas it follows that changes in the drain current may be due to mobility changes or shifts of the  $V_{\rm TH}$  as [27]

$$\frac{\Delta I_{\rm D}^{\rm lin}}{I_{\rm D}^{\rm lin}} = \frac{\Delta \mu}{\mu} - \frac{\Delta V_{\rm TH}}{V_{\rm G} - V_{\rm TH} - V_{\rm D}/2} \tag{3}$$

$$\frac{\Delta I_{\rm D}^{\rm sat}}{I_{\rm D}^{\rm sat}} = \frac{\Delta \mu}{\mu} - \frac{2\Delta V_{\rm TH}}{V_{\rm G} - V_{\rm TH}}.$$
 (4)

For a large overdrive  $(V_{\rm G}-V_{\rm TH}\gg\Delta V_{\rm TH})$  the change in effective channel mobility  $\mu$  dominates the change of  $I_{\rm D}$ . When operating the transistor in the saturation regime the impact of the  $V_{\rm TH}$  shift on the change of the drain current is roughly two times larger compared to the linear regime.

## 4. Conclusion

When subjecting thin gate dielectric pMOS transistors with a p<sup>++</sup> polycrystalline silicon gate to PBTS a strong dependence of the overall degradation on the equivalent gate oxide thickness is observed. For thin gate dielectric devices the degradation after PBTS is similar to that after NBTS. This demonstrates that the PBTI in p<sup>++</sup> gated pMOS devices can be considered as an NBTI-like degradation mechanism triggered by holes tunneling from the p<sup>++</sup> poly gate towards the silicon–dielectric interface.

If holes are absent during stress, acceptor-like defects are created which are energetically situated within the bandgap of silicon. These defects are only charged and visible in  $V_{\rm TH}$  shifts of nMOS transistors, where the Fermi level is near the conduction band edge of silicon during device operation. A possible source for misleading interpretation of measurement results due to mobility changes of former research was revealed and disqualified.

## Acknowledgements

The authors gratefully acknowledge the support of Karl-Heinz Gebhardt, Marco Mueller, Hans Reisinger and Rolf Vollertsen (all Infineon Technologies, Germany).

This work was jointly funded by the Federal Ministry of Economics and Labor of the Republic of Austria (Contract 98.362/0112-C1/10/2005) and the Carinthian Economic Promotion Fund (KWF) (Contract 18911|13628|19100).

### References

- [1] Schroder DK. Negative bias temperature instability: what do we understand? Microelectron Reliab 2007;47:841–52.
- [2] Jeppson KO, Svensson CM. Negative bias stress of MOS devices at high electric fields and degradation of MNOS devices. J Appl Phys 1977;48(5):2004–14.
- [3] Alam MA, Mahapatra S. A comprehensive model of PMOS NBTI degradation. Microelectron Reliab 2005;45(1):71–81.
- [4] Huard V, Denais M, Parthasarathy C. NBTI degradation: from physical mechanisms to modelling. Microelectron Reliab 2006;46(1):1–23.
- [5] Grasser T, Kaczer B, Goes W, Aichinger T, Hehenberger P, Nelhiebel M. A twostage model for negative bias temperature instability. In: IEEE international reliability physics symposium; 2009. p. 33–44.
- [6] Mahapatra S, Kumar PB, Alam MA. Investigation and modeling of interface and bulk trap generation during negative bias temperature instability of p-MOSFETS. IEEE Trans Electron Dev 2004;51:1371–9.
- [7] Blat C, Nicollian E, Poindexter E. Mechanism of the negative bias temperature instability. J Appl Phys 1991;69:1712–20.
- [8] Ryan J, Lenahan P, Grasser T, Enichlmair H. Recovery-free electron spin resonance observations of NBTI degradation. In: IEEE international reliability physics symposium; 2010. p. 43–9.
- [9] Denais M, Huard V, Parthasarathy C, Ribes G, Perrier F, Revil N, et al. Interface trap generation and hole trapping under NBTI and PBTI in advanced CMOS technology with a 2 nm gate oxide. Trans Dev Mater Reliab 2004;4:715–22.
- [10] Katto H. Positive/negative BT instability in scaled N/P-MOSFETs and MOSCs. In: IEEE international integrated reliability workshop; 2001. p. 54–9.
- [11] Grasser T, Kaczer B, Hehenberger P, Gös W, O'Connor R, Reisinger H, et al. Simultaneous extraction of recoverable and permanent components contributing to bias-temperature instability. In: IEEE international electron devices meeting; 2007. p. 801–4.
- [12] Abadeer W, Tonti W, HSnsch W, Schwalke U. Bias temperature reliability of N+ and P+ polysilicon gated NMOSFETs and PMOSFETs. In: IEEE international reliability physics symposium; 1993. p. 147–9.

- [13] Shi Y, Ma TP, Prasad S, Dhanda S. Polarity dependent gate tunneling currents in dual-gate CMOSFETs. IEEE Trans Electron Dev 1998;45(11): 2355–60.
- [14] Kaczer B, Arkhipov V, Degraeve R, Collaert N, Groeseneken G, Goodwin M. Disorder-controlled-kinetics model for negative bias temperature instability and its experimental verification. In: IEEE international reliability physics symposium; 2005. p. 381–7.
- [15] Grasser T, Aichinger T, Pobegen G, Reisinger H, Wagner PJ, Franco J, et al. The 'permanent' component of NBTI: composition and annealing. In: IEEE international reliability physics symposium; 2011. p. 605–13.
- [16] Fleetwood D. Border traps' in MOS devices. IEEE Trans Nucl Sci 1992;39(2): 269-71.
- [17] Maneglia Y, Bauza D, Ouisse T. Extraction of the slow oxide trap density in MOS transistors using the charge pumping method. In: International semiconductor conference; 1995. p. 155–8.
- [18] Heh D, Young CD, Brown GA, Hung P, Diebold A, Vogel EM, et al. Spatial distributions of trapping centers in HfO<sub>2</sub>/SiO<sub>2</sub> gate stack. IEEE Trans Electron Dev 2007;54:1338–45.
- [19] Groeseneken G, Maes H, Beltran N, De Keersmaecker R. A reliable approach to charge-pumping measurements in MOS transistors. IEEE Trans Electron Dev 1984;31(1):42–53.

- [20] Pobegen G, Aichinger T, Nelhiebel M, Grasser T. Dependence of the negative bias temperature instability on the gate oxide thickness. In: IEEE international reliability physics symposium; 2010. p. 1073–7.
- [21] Reisinger H, Vollertsen R, Wagner P, Huttner T, Martin A, Aresu S, et al. The effect of recovery on NBTI characterization of thick non-nitrided oxides. In: IEEE international integrated reliability workshop; 2008. p. 1–6.
- [22] Huard V. Two independent components modeling for negative bias temperature instability. In: IEEE international reliability physics symposium; 2010. p. 33–42.
- [23] Aichinger T, Nelhiebel M, Grasser T. A combined study of p- and n-channel MOS devices to investigate the energetic distribution of oxide traps after NBTI. IEEE Trans Electron Dev 2009;56(12):3018–26.
- [24] Sushko PV, Mukhopadhyay S, Stoneham AM, Shluger AL. Oxygen vacancies in amorphous silica: structure and distribution of properties. Microelectron Eng 2005;80:292–5.
- [25] Zhang JF, Eccleston W. Positive bias temperature instability in MOSFET's. IEEE Trans Electron Dev 1998;45(1):116–24.
- [26] Sze SM, Ng KK. Physics of semiconductor devices. 3rd ed. John Wiley & Sons; 2006. ISBN 9780471143239.
- [27] Aichinger T. On the role of hydrogen in silicon device degradation and metalization processing. Ph.D. thesis. TU Vienna; 2010.