ICMAT2013 Page 8 of 18

## **Browse/Print Schedule and Abstracts**

This is where you can browse all abstracts and their scheduled presentations as well as download/print your personal copy. Please know that ICMAT2013 does not provide abstracts as printed copies or in CD/USBs during the conference. If desired, please print and bring along your own copy to the conference.

| Oral Presentations - Browse by Symposium and Presentation Day               |          |
|-----------------------------------------------------------------------------|----------|
| Y: Reliability and Variability of Devices for Circuits and Systems [RV-DCS] | ~        |
| Wednesday - 3 July, 2013 ✓                                                  |          |
| O Poster Presentations - Browse by Symposium                                |          |
| - Select Symposium -                                                        | <b>~</b> |
| ✓ show abstracts                                                            |          |

# Wednesday - 3 July, 2013 | Symposium Y

## **Oral Presentations**

#### Session Y5: Interconnect/Gate Stack

Wednesday, July 03, 2013 | 10:30 - 12:30 | Room 327

Chairs: Cher Ming Tan

## Y5-1 ICMAT13-A-0421 Invited

About Voids in Copper Interconnects

nin Roberto L. DE ORIO<sup>1</sup>, Siegfried SELBERHERR<sup>1#+</sup>

<sup>1</sup>Institute for Microelectronics, Technische Universität Wien, Austria

#Corresponding author: selberherr@tuwien.ac.at <sup>+</sup>Presenter

Voiding in modern copper interconnects caused by electromigration (EM) is one of the main reliability concerns in microelectronics. Voids cause a reduction of the metal cross sectional area which, in turn, leads to an increase of the resistance of the interconnect line. If a void is sufficiently large and/or located at a critical site of the line, such as under a via at the cathode end of the line, the resistance increases above a maximum tolerable value characterizing the failure.

Voiding in interconnect lines encompasses two phases of development, namely void nucleation and void growth. Atomic transport due to EM is accompanied by creation of mechanical stress. A sufficiently large tensile stress build-up at a flaw or site of weak adhesion between the copper/capping layer interface at the cathode end of the line triggers void nucleation. In the second phase, the void grows by capturing vacancies driven by EM. Two main types of fatal voids have been identified in EM experiments: large trench voids which are typically observed for late failures and small slit-like voids which are normally observed for early failures. Nevertheless, before the interconnect failure is finally triggered, void development can undergo several processes like void migration and shape changes depending on the local properties of the line.

Understanding the mechanisms of void formation and evolution in interconnects is, therefore, crucial to characterize and predict an EM-induced failure. In this presentation, we discuss modeling and simulation of the void nucleation and the void evolution phase. The emphasis is put on presenting comprehensive physically-based models and discussing suitable numerical methods for the fully three-dimensional simulation of typical copper dual-damascene interconnect structures.

### Y5-2 ICMAT13-A-3451 Invited

30 Design for Reliability for Advanced Nanoelectronic Gate Stack

min Kin Leong PEY1#

<sup>1</sup>Singapore University of Technology and Design, Singapore <sup>#</sup>Corresponding author: peykinleong@sutd.edu.sg <sup>†</sup>Presenter

State-of-the-art metal gate/high-k gate stacks are facing numerous reliability challenges. In particular, dielectric degradation and breakdown during device operation remain key concerns. In this talk, the challenge of start-of-the-art nano-metal/high-k gate dielectric stacks is reviewed. Various key parameters such as device material and architecture affecting the gate dielectric degradation and breakdown are identified. A new concept called Design for Reliability for extending the lifetime and reliability is proposed. Specific examples using physical analysis techniques like TEM and STM on providing direct evidence of the ultrathin dielectric degradation and breakdown mechanism and physics for understanding and formulating of the Design for Reliability will be presented.

## Y5-3 ICMAT13-A-3614 Contributed

15 Effects of Fe Addition on the Sn-Ag-Cu Solder – Cu Joint Properties

min Yiteng LIN<sup>1</sup>\*, Ramaswami GOPALA KRISHNAN<sup>1#</sup>, Hui Ru TAN<sup>2</sup>, Minqin REN<sup>1</sup>, Eng Soon TOK<sup>1</sup>, Yaadhav RAAJ<sup>3</sup>