# Local oxide capacitance as a crucial parameter for characterization of hot-carrier degradation in long-channel n-MOSFETs Ivan Starkov<sup>a)</sup> Institute for Microelectronics, Vienna University of Technology, Gußhausstraße 27-29, A-1040 Vienna, Austria #### **Hubert Enichlmair** Process Development and Implementation Department, Austriamicrosystems AG, Tobelbader Straße 30, A-8141 Unterpremstaetten, Austria (Received 13 August 2012; accepted 19 December 2012; published 9 January 2013) A theoretical model for the MOSFET local oxide capacitance as a crucial parameter for the characterization of hot-carrier degradation has been developed. For this purpose, the conformal mapping technique is used. On the basis of the proposed approach a refined extraction scheme for the defect distribution from charge-pumping measurements has been employed. Assuming the extracted spatial trap distributions at different stress times as input, the transfer characteristics and linear drain current degradation are numerically calculated and compared with the experimental results. A very good agreement is achieved. These results demonstrate that the coordinate dependence of the oxide capacitance is extremely important for an accurate extraction of the defect profile particularly for large stress times. Additionally, the obtained results confirm the findings of our physics-based model of hot-carrier degradation. © 2013 American Vacuum Society. [http://dx.doi.org/10.1116/1.4774106] ### I. INTRODUCTION Hot-carrier degradation (HCD) is associated with the build-up of interface states and oxide trapped charges (with densities $N_{\rm it}$ and $N_{\rm ot}$ ) of an metal-oxide-semiconductor field-effect-transistor (MOSFET). Therefore, quantitative information on the defect spatial distributions is essential to reveal and understand the physical mechanisms of the HCD phenomenon. For this purpose, the charge pumping (CP) technique is widely used. Most methods for extraction of the lateral defect profiles from CP data employ a constant transistor oxide capacitance, namely $$C_{\rm ox} = \frac{\varepsilon_{\rm ox}}{t_{\rm ox,0}},\tag{1}$$ where $t_{ox,0}$ is the oxide thickness at the center of the device and $\varepsilon_{ox}$ is the dielectric permittivity (e.g., Refs. 5 and 6). This approach is applicable only for transistors with a fixed oxide thickness and leads to erroneous results when $t_{ox}$ depends on the interfacial coordinate x. Moreover, even in the case of a uniform thickness, such a scheme leads to spurious evaluation due to the neglect of fringing fields. Based on the work of Chim et al., we propose an extension of Eq. (1) when $t_{ox}$ depends on x ( $t_{ox} = t_{ox}(x)$ ). Even in such an approach, the MOS structure is considered as an ideal infinite parallel-plate capacitor or, in other words, the oxide electric field is assumed uniform. In practice, however, a substantial distortion occurs near the source/drain ends of the gate. The aforementioned simplification does not strongly affect the transistor characteristics. Nevertheless, accounting of the fringing effect is of great importance for the characterization of the defect spatial distributions after hot-carrier stress because the $N_{it}(x)$ peak is located near the drain end of the gate<sup>1-5</sup> where the electric field nonuniformity is most pronounced. Among the great ## **II. EXPERIMENTAL SUPPORT** To validate the developed analytical approach, we used two 5 V n-MOSFETs with identical architecture (Fig. 1) differing only in channel lengths ( $L_{\rm ch}=0.5$ and $2.0\mu{\rm m}$ ). The drain-sided gate edge is the origin of the x-axis for both devices. Transistors were fabricated on a standard $0.35\mu m$ technology and subjected to a hot-carrier stress at the gate voltage of $V_{gs} = \{2.0, 2.6\}$ V and the drain voltage of $V_{ds}$ $= \{6.25, 6.5\}$ V up to $10^5$ s. The oxide thickness of the transistor, which can be obtained from the process simulator, is interpreted as $t_{\text{ox},1}(x) = t_{\text{ox},0} + \Delta t_{\text{ox}}(x)$ , where $\Delta t_{\text{ox}}(x)$ is the thickness gradient component, which increases closer to the end of the gate contact (Fig. 2). Additionally, to ensure that the device geometrical peculiarities are taken into account, the proposed model was examined on two artificial devices with $L_{\rm ch} = 0.5 \mu \rm m$ but with different oxide thicknesses of $t_{\text{ox},0}(x) = t_{\text{ox},0}$ and $t_{\text{ox},2}(x) = t_{\text{ox},0} + 2\Delta t_{\text{ox}}(x)$ , see Fig. 2. For charge-pumping current measurements, we use an experimental scheme proposed in Ref. 4. The gate of the transistor is connected to a pulse generator, while source, drain, number of publications devoted to $N_{it}(x)$ and $N_{ot}(x)$ extraction algorithms, we were able to find consideration of the oxide capacitance coordinate dependence only in the work of Lee *et al.*<sup>3</sup> This approach is based on the simulation of the local threshold or flatband voltage shift induced by the given uniform oxide charge distribution and requires adequate computational resources. Thus, a compact analytical model for simplification of the defect profile extraction technique is of great importance even nowadays. For the solution of this problem, we use the conformal-mapping method, which is most helpful for analysis of the fringing electric field effect under simple two-dimensional boundary conditions.<sup>7</sup> a)Electronic mail: starkov@iue.tuwien.ac.at Fig. 1. (Color online) Topology of the n-MOSFET ( $L_{\rm ch}=0.5\mu{\rm m}$ ) with the net doping profile highlighted. and substrate contacts are grounded. As suggested in Refs. 2 and 4, we measured the CP current at the drain, source, and substrate. Due to the presence of the damage dose provided by the multiple-carrier component of the Si–H bond dissociation process, <sup>8,9</sup> it is important to perform separate current measurements. The gate of the MOSFET was pulsed by a trapezoidal waveform at a frequency of f = 100 kHz. We use $V_{\rm gl} = 5$ V and increase $V_{\rm gh}$ from -4 to 3 V (varying high-level technique) and $V_{\rm gh} = 4$ V with decreasing $V_{\rm gh}$ from 3 to -5 V (varying low-level technique), where $V_{\rm gl}$ and $V_{\rm gh}$ are the low and the high levels of the gate pulse, respectively. In order to obtain sufficient spatial resolution of the defect profiles, the voltage step was set to 0.02 V. ### III. CONFORMAL-MAPPING METHOD The conformal-mapping method is most helpful for consideration of fringing electric fields in simple twodimensional boundary problems (which is just our case) by Fig. 2. (Color online) Dependence of the device oxide thicknesses vs the lateral coordinate. Additionally, the position of the carrier acceleration integral maxima calculated for real and artificial devices are shown. transforming the boundary to a soluble form. A series of simulations based on the Lee et al. approach<sup>3</sup> (described below) allow us to come to a conclusion that for a local oxide capacitance consideration a simplified structure can be used. Namely, the gate contact can be interpreted geometrically as a ray instead of more complicated corner variant. The problem with the coordinate system is shown in Fig. 3. Here, the origin of the considered system is placed at the drain end of the gate. Additionally, to be able to apply the analytical technique, it is necessary to introduce several assumptions: (i) the oxide can be considered as homogeneous and isotropic media; (ii) the silicon interface is equipotential at the potential $U = U_0$ , in other words, there is no potential discontinuity from the highly doped drain contact region to the middle of the device channel; (iii) the gate interface is equipotential with the zero potential U=0; and (iv) the oxide thickness is much smaller than the space between the gate and drain contacts. The z = x + iy plane is mapped into the $\omega = \varphi + i\psi$ plane with the functional relationship between z and $\omega$ described by $$z = \frac{t_{\text{ox}}}{\pi} [\omega + \exp(\omega)], \tag{2}$$ or in the coordinate notations $$x = \frac{t_{\text{ox}}}{\pi} \left[ \varphi + \exp(\varphi) \cos \psi \right]$$ $$y = \frac{t_{\text{ox}}}{\pi} \left[ \psi + \exp(\varphi) \sin \psi \right]$$ (3) The suggested conformal transformation in Fig. 3 reduces the original problem to the Laplace problem between two parallel infinitely long metallic plates at different potentials.<sup>7</sup> The analytical solution for the potential and the electric field distribution in the oxide near the gate end following from the suggested conformal map and that calculated by the device and circuit simulator MiniMOS-NT<sup>10</sup> are presented in Fig. 4. One can see that the simulation results confirm the analytical calculations with a rather good accuracy, which means correctness of chosen geometrical system interpretation. The local oxide capacitance can be defined as the ratio between the surface charge density $\sigma_{\text{surface}}$ , and the interface potential $U_0$ and can be written as Fig. 3. (Color online) Conformal transformation used to solve the gate/drain fringing problem. The complicated case of the corner gate form (red dashed line) is reduced just to a ray. Fig. 4. (Color online) Comparison of equipotential and field-lines in the oxide near the gate corner as the analytical solution and simulated by means of the device simulator MiniMOS-NT. $$C_{\rm ox}(x) \equiv \frac{\sigma_{\rm surface}(x)}{U_{\rm o}}$$ . (4) Thus, for determination of the local oxide capacitance, first of all, it is necessary to find the surface charge density $\sigma_{\text{surface}}$ . According to Ref. 11, $$\sigma_{\text{surface}}(x) \equiv \varepsilon_{\text{ox}} \frac{\partial U(x, y)}{\partial y} \bigg|_{y=0}$$ (5) and the solution of the potential problem for the suggested conformal transformation is given by $$U(\varphi, \psi) = \frac{\pi - \psi}{\pi} U_0, \text{ i.e. } -\frac{\partial U}{\partial v} = \frac{U_0}{\pi} \frac{\partial \psi}{\partial v}. \tag{6}$$ After differentiation of Eq. (3) against y, one can write $$\frac{\partial \psi}{\partial y} = \frac{\pi}{t_{\text{ox}}} \frac{1 + \exp(\varphi)\cos\psi}{1 + 2\exp(\varphi)\cos\psi + \exp(2\varphi)}.$$ (7) Furthermore, so far as for y = 0 (i.e., at lower infinite plate) $\psi = 0$ $$\left. \frac{\partial \psi}{\partial y} \right|_{y=0} = \frac{\pi}{t_{\text{ox}}} \frac{1}{1 + \exp(\varphi)}.$$ (8) Substitution of Eq. (8) in Eq. (4) gives us $$C_{\text{ox}}(x) = \frac{\varepsilon_{\text{ox}}}{t_{\text{ox}}} \frac{1}{1 + \exp(\varphi)}.$$ (9) That is, the local oxide capacitance can be written as parametric system $$x = \frac{t_{\text{ox}}(x)}{\pi} [\varphi + \exp(\varphi)]$$ $$C_{\text{ox}}(x) = \frac{\varepsilon_{\text{ox}}}{t_{\text{ox}}(x)[1 + \exp(\varphi)]}$$ (10) It should be mentioned that in Eq. (10), we have changed the parameter $t_{ox}$ to $t_{ox}(x)$ . As reported in Ref. 11, this substitution is legitimate until $dt_{ox}(x)/dx < 1$ , which is correct for devices with a real topology of the gate contact. The value of $C_{ox}(x)$ in Eq. (10) has a maximum with $C_{ox}(=\varepsilon_{ox}/t_{ox})$ in the middle of the gate and decreases gradually toward a much lower value outside the gate edge due to the fringing effect. At $x \to -\infty$ (or $\varphi \to -\infty$ ), the obtained Eq. (10) asymptotically turns into well known expression for the parallel-plate capacitance (1). ### IV. APPLICATION OF THE DEVELOPED APPROACH It is rather important to clarify at which distance from the drain edge of the gate contact the electric field becomes uniform. In other words, the location of where the fringing effect is negligible and the parallel-plate capacitor approximation is applicable. For this purpose, let us find a position at the device interface (x-axis) where the electric field intensity F differs by 1% from the uniform one, i.e., $F_0 = U_0/t_{\rm ox}$ (e.g., Ref. 7). For any position of the structure considered in Fig. 3, the electric field intensity can be defined using the conformal transformation $^7$ as $F = |d\omega/dz|$ . Therefore, from Eq. (8) one may conclude $$F = \frac{U_0}{t_{\text{ox}}} \frac{1}{1 + \exp(\omega)},\tag{11}$$ or in terms of $F_0$ $$\frac{F}{F_0} = \frac{1}{1 + \exp(\varphi)}.\tag{12}$$ Here, the same transition as from Eq. (7) to Eq. (8) is used. Because, we are interested in the electric field distribution at the silicon interface (or at the lower infinite plate) one assumes $\psi = 0$ . Assuming $F/F_0 = 0.99$ , we obtain $\exp(\varphi) = 0.0101$ and, as a consequence, $\varphi = -4.61$ . Substitution of the obtained values in the expression for the x coordinate in Eq. (3) results in $$x_0 = 4.61 \frac{t_{\text{ox}}(x)}{\pi} = 1.47 t_{\text{ox}}(x = L_g).$$ (13) Here, $x = L_{\rm g}$ is the position of the drain end of the gate (in our case $L_{\rm g} = 0$ ). Thus, one can consider the local oxide capacitance as constant, i.e., use the parallel-plate capacitor approximation, already at a distance of 1.47 of the oxide thickness at the drain end of the gate contact. In other words, it is possible to operate with a simple expression (1) if the region of interest is outside of the mentioned area. # V. LEE'S APPROACH FOR MODELING THE LOCAL OXIDE CAPACITANCE For the evaluation of the oxide capacitance coordinate dependence using device modeling, we employ the method developed by Lee *et al.*<sup>3</sup> To determine $C_{\rm ox}(x)$ by means of simulation, a careful calculation of the local flatband $V_{\rm fb}(x)$ and threshold $V_{th}(x)$ voltage distributions is performed. Due to the symmetry of the source and drain for the fresh device, we present results only for the drain half of the device<sup>2</sup>. As mentioned in Ref. 1, for an unstressed transistor, $V_{th}(x)$ and $V_{\rm fb}(x)$ profiles can be obtained employing device simulator MiniMOS-NT. The carrier distribution required for the local threshold and flatband voltage calculation was estimated to be $5.1 \times 10^{13} \text{cm}^{-3}$ and $1.6 \times 10^{14} \text{cm}^{-3}$ for the simulation, 1,12 respectively. The soundness of the obtained result has been checked by Monte-Carlo simulation. <sup>13</sup> Figure 5 demonstrates that the Monte-Carlo curves (symbols) practically coincide with those obtained from MiniMOS-NT (solid lines). Note that in the low voltage region the agreement is worse due to the stochastic nature of the Monte-Carlo approach, which cannot provide sufficient accuracy in this area. For any point at the device interface, the poststress local threshold $V_{th}(x)$ and local flatband $V_{fb}(x)$ values are related to the prestressed ones by<sup>4,5</sup> $$V_{\text{th,s}}(x) = V_{\text{th}}(x) - \frac{q\Delta N_{\text{ot}}(x)}{C_{\text{ox}}(x)} + \frac{q\Delta N_{\text{it}}(x)}{2C_{\text{ox}}(x)}$$ $$V_{\text{fb,s}}(x) = V_{\text{fb}}(x) - \frac{q\Delta N_{\text{ot}}(x)}{C_{\text{ox}}(x)} - \frac{q\Delta N_{\text{it}}(x)}{2C_{\text{ox}}(x)},$$ (14) which considers the change between pre- and poststress concentrations of interface traps and bulk oxide charges. The presence of a probe uniform oxide charge $N_{\text{ot,uniform}}$ leads to a local threshold voltage shift $\Delta V_{\text{th,uniform}}(x) = V_{\text{th,s(uniform)}}(x) - V_{\text{th}}(x)$ . Therefore, the local oxide capacitance can be found as $^3$ $$C_{\rm ox}(x) = -\frac{N_{\rm ot,uniform}}{\Delta V_{\rm th,uniform}(x)}.$$ (15) A typical example of $\Delta V_{\rm th,uniform}(x)$ induced by a uniform oxide charge density of $5 \times 10^{11} {\rm cm}^{-2}$ is shown in Fig. 5. Fig. 5. (Color online) Local threshold $V_{\rm th}(x)$ and flatband $V_{\rm fb}(x)$ voltage profiles of prestressed device calculated by different approaches and with uniform oxide charge profile ( $V_{\rm th,s(uniform)}(x)$ ) and $V_{\rm fb,s(uniform)}(x)$ ). ### VI. RESULTS AND DISCUSSION ### A. Long-channel devices A comparison of the simulation approach<sup>3</sup> and the newly developed analytical model (10) for the local capacitance profile for $t_{ox,\{0,1,2\}}$ is presented in Fig. 6. One may conclude that the obtained results are in good agreement. At the same time, the expression $C_{\text{ox}} = \varepsilon_{\text{ox}}/t_{\text{ox},\{0,1,2\}}(x)$ leads to substantially different results. The value of $C_{ox,\{0,1,2\}}(x)$ has its maximum with $C_{\text{ox},0} (= \varepsilon_{\text{ox}}/t_{\text{ox},0})$ in the middle of the gate and decreases gradually toward a much lower value outside the gate edge due to the fringing effect. As expected, the most pronounced peculiarity is observed at the drain side of the gate where the abrupt change in the oxide thickness occurs, Fig. 2. From a detailed analysis of suggested conformal transformation, we conclude that under the gate electrode the fringing effect can be neglected for distances larger than $1.47t_{\rm ox}(x=L_{\rm g})$ from the gate edge (this is confirmed in Fig. 6 for all $t_{ox,\{0,1,2\}}$ ). Note that an abrupt reduction in $C_{\text{ox}}(x) = \varepsilon_{\text{ox}}/t_{\text{ox},\{0,1,2\}}(x)$ at $x = 0\mu\text{m}$ is unphysical and such an approach should not be used. The derived analytical expression for the local oxide capacitance (10) was incorporated into the Chim *et al.* extraction scheme.<sup>4</sup> With this refined characterization approach, we were able to extract the evolution of the $N_{it}$ densities with the stress time from CP measurements and compare with the results calculated using the parallel plate capacitor approximation (1). The defect profiles obtained under different assumptions on the $C_{\rm ox}(x)$ distribution for $V_{\rm ds}=6.5\,{\rm V}$ and $V_{\rm gs} = 2.6 \,\rm V$ at the stress time of $10^5 \rm s$ are presented in Fig. 7. For this figure, we incorporated $C_{\rm ox}(x) = \varepsilon_{\rm ox}/t_{\rm ox,0}$ and the proposed model (10) for $t_{ox,1}$ . The extracted $N_{it}(x)$ and $N_{\rm ot}(x)$ concentrations were subjected to further validation as input parameters to simulate the transfer characteristics of the degraded device employing MiniMOS-NT. Comparison of simulated and experimental curves once again confirms the applicability of the developed model for Fig. 6. (Color online) $C_{\text{ox},\{0,1,2\}}(x)$ (indexes correspond to the considered oxide thicknesses) calculated using the approach of Lee *et al.*<sup>3</sup> (symbols), compared with the developed analytical model (lines) in the case of $L_{\text{ch}} = 0.5 \mu \text{m}$ . Vertical lines correspond to the edges of the analytical model application area. Fig. 7. (Color online) Lateral distributions of $N_{\rm it}(x)$ and $N_{\rm ot}(x)$ calculated using different $C_{\rm ox}(x)$ approaches for $10^5 \rm s$ at $V_{\rm ds} = 6.5 \rm \, V$ and $V_{\rm gs} = 2.6 \rm \, V$ . Peaks of $N_{\rm it}(x)$ correspond to the maxima of electron and hole acceleration integrals. the local oxide capacitance (see Fig. 8). The role of the fringing effect at large stress times is obvious. Additionally, the evolution of defect profiles with stress time was extracted from CP data for the stress conditions of $V_{\rm ds}=6.25\,\rm V$ and $V_{\rm gs}=2.0\,\rm V$ . Extraction procedure results calculated with $C_{\rm ox,1}(x)$ are demonstrated in Fig. 9 for both devices under consideration. One can see in Fig. 9 that the obtained defect profiles feature two peaks starting from $\sim 10^2 \rm s$ . Moreover, Fig. 9 (in Fig. 7 depicts the same tendency) demonstrates that these peaks just correspond to the maxima of the electron and hole acceleration integrals. This result is confirmed by the findings of our HCD model, which shows that these peaks are related to the contributions induced by primary channel electrons and secondary holes generated by impact ionization caused by the injection of hot electrons. Fig. 8. (Color online) Comparison of the experimental and simulated transfer characteristics for fresh and stressed devices ( $L_{\rm ch}=0.5\mu{\rm m}$ ). Fig. 9. (Color online) Evolution of interface state density profiles with stress time for $L_{\rm ch} = 0.5$ and $2.0\mu {\rm m}$ . Peaks of $N_{\rm it}(x)$ correspond to the maxima of electron (AI<sub>e,{0.5,2.0}</sub>) and hole acceleration integrals (AI<sub>h,{0.5,2.0}</sub>). Our modeling approach is based on the information how efficiently carriers trigger the bond dissociation process.<sup>8,9</sup> We consider the superposition of single- and multiple-carrier mechanisms of Si-H bond-breakage for both channel electrons and holes.<sup>14</sup> These mechanisms are controlled by the carrier acceleration integral (AI) $$AI_{(e,h)} = \int_{E_{th}}^{\infty} f_{(e,h)}(E)g(E)\sigma_{(e,h)}(E)v(E)dE, \qquad (16)$$ which is calculated as the reaction cross section $\sigma_{(e,h)}$ (are the Keldysh-like reaction cross sections<sup>8,9</sup>) multiplied on the density-of-states g(E) and the carrier velocity v(E), weighted with the carrier energy distribution function f(E) and integrated over energy starting from the threshold value typical for the bond dissociation reaction. As we demonstrated in Ref. 8, the nonuniform nature of HCD in long-channel devices is related to the single-carrier bond-breakage process. In literature, one may find different criteria how efficiently carriers interact with the Si-H bond, e.g., the maximum of the electric field, the carrier dynamic temperature, position where the distribution function demonstrates most extended high-energy tales, etc. However, as we showed in Refs. 8, 14, and 15, the $N_{it}$ peak just corresponds to the maximum of the AI and is shifted with respect to maxima of other quantities. The acceleration integral has the same functional form for single- and multiple-carrier mechanisms and for both types of carriers. Holes are accelerated by the electric field towards the source, thereby creating interface states shifted with respect to the electron-induced ones. As a result, the $N_{it}$ fraction induced by holes should be much less than their relative contribution to the linear drain current change 14,15 because the hole contribution is considerably shifted toward the source. The contribution of channel holes to the total defect concentration is much less than the electron corresponding fraction. This trend becomes more pronounced for longer devices (Fig. 9), see also Refs. 14 and 15. Fig. 10. (Color online) Relative $I_{\rm dlin}$ change vs stress time—experiment and simulation results for $L_{\rm ch}=0.5$ and $2.0\,\mu{\rm m}$ . Trap distributions demonstrated in Fig. 9 were used as input parameters to numerically calculate the linear drain current $I_{\rm dlin}$ degradation employing MiniMOS-NT. After comparison of simulated and experimental data in Fig. 10 once again one may conclude that the proposed model for the local oxide capacitance is important for a proper defect profile extraction. It should be noted that the change of the $I_{\rm dlin}$ degradation slope appearing at $\sim 10^2 {\rm s}$ for both devices can be linked to the contribution of the hole $N_{\rm it}$ peak to the total defect density. Both $I_{\rm dlin}$ degradation curves were reproduced by our HCD model. Noreover, we applied our model for devices with artificial oxide thickness, namely for $t_{\rm ox,0}$ and $t_{\rm ox,2}$ . Figure 10 depicts that for the device with the flattened gate interface the degradation rate is lower in comparison with the nominal one. Such a tendency can be explained by the difference in the form of high-energy tails of the carrier distribution function and, as a consequence, by the shift of the electron and hole AIs, as shown in Fig. 2. The maximum value of carrier acceleration integrals for the artificial device with $t_{\rm ox,0}$ are shifted in respect to the nominal device, i.e., with real oxide thickness. To be more precise, in the case of electrons, it is around 100 nm. Note, due to the fringing effect the proposed model is more accurate even without information on the $t_{\rm ox}(x)$ distribution (i.e., only the effective oxide thickness is known from the manufacturing process). For this case, a constant oxide thickness assumption (i.e., $C_{\rm ox,0}$ ) results in an error $I_{\rm dlin}$ degradation (by incorporating the defect spatial distributions into the device simulator) for stress times longer than 10 ks around 3%-5% while using (1) gives 15%-20%. ### B. Scaled devices In contrast to long-channel devices, for scaled devices with small operating voltages and corresponding topologies the application of the proposed model most probably is not necessary because the $N_{\rm it}(x)$ peak is located closer to the device center. Confirmation of this fact can be found in Fig. 11 Fig. 11. (Color online) Evolution of the interface state profile with stress time for n-MOSFET with $L_{\rm ch}=0.18\mu{\rm m}$ . Positions of the carrier acceleration integral maximum are highlighted. where the evolution of the $N_{\rm it}$ profile with stress time is demonstrated for an n-MOSFET with $L_{\rm ch}=0.18\mu{\rm m}$ . The effective channel length<sup>4</sup> ends under the edge of the application area. That is, the standard formula for the parallel-plate capacitor (1) can be used. ### VII. CONCLUSION We have shown that the accurate consideration of the oxide capacitance dependence on the lateral coordinate is essential for a proper extraction of the defect profiles from charge pumping data for long-channel devices. The presented analytical model for $C_{ox}(x)$ was verified by representing transfer characteristics and $I_{dlin}$ degradation in 5 V n-MOSFETs with various channel lengths. We have demonstrated that by ignoring the spatial variation of $C_{ox}(x)$ , a spurious result is produced, leading to an ambiguous picture of HCD with the model ignoring the $C_{ox}(x)$ distribution. The obtained results are supported by our model of hot-carrier degradation, which considers a contribution of channel electrons as well as secondary holes generated by impact ionization. Our study may provide a theoretical basis and physical insights for the further refinement of conventional extraction techniques. Moreover, our analysis could also be useful for other problems that consider fringing effect, e.g., capacitance modeling. <sup>&</sup>lt;sup>1</sup>P. Heremans, J. Witters, G. Groeseneken, and H. Maes, IEEE Trans. Electron Devices **36**, 1318 (1989). <sup>&</sup>lt;sup>2</sup>M. Tsuchiaki, H. Hara, T. Morimoto, and H. Iwai, IEEE Trans. Electron Devices **40**, 1768 (1993). <sup>&</sup>lt;sup>3</sup>R. G.-H. Lee, J.-S. Su, and S. S. Chung, IEEE Trans. Electron Devices **43**, 81 (1996). <sup>&</sup>lt;sup>4</sup>W. K. Chim, S. E. Leang, and D. S. H. Chan, J. Appl. Phys. **81**, 1992 (1997). <sup>&</sup>lt;sup>5</sup>S. Mahapatra, C. Parikh, V. Rao, C. Viswanathan, and J. Vasi, IEEE Trans. Electron Devices **47**, 789 (2000). <sup>&</sup>lt;sup>6</sup>H.-H. Li, Y.-L. Chu, and C.-Y. Wu, IEEE Trans. Electron Devices **44**, 782 (1997). <sup>&</sup>lt;sup>7</sup>N. Pesonen, W. Kahn, R. Allen, M. Cresswell, and M. Zaghloul, IEEE Trans. Instrum. Meas. **53**, 812 (2004). - <sup>8</sup>I. Starkov, S. Tyaginov, H. Enichlmair, J. Cervenka, C. Jungemann, S. Carniello, J. Park, H. Ceric, and T. Grasser, "Hot-carrier degradation caused interface state profile—simulations vs experiment," J. Vac. Sci. Technol. B **29**, 01AB09 (2011). - <sup>9</sup>K. Hess, L. F. Register, B. Tuttle, J. Lyding, and I. C. Kizilyalli, Physica E (Amsterdam) 3, 1 (1998). - <sup>10</sup>MINIMOS-NT device and circuit simulator, Institute for Microelectronics, Vienna University of Technology, http://www.iue.tuwien.ac.at. - <sup>11</sup>A. N. Tikhonov and A. A. Samarskii, *Equations of Mathematical Physics* (Dover, New York, 2011). - <sup>12</sup>Y. L. Chu, D.-W. Lin, and Ch.-Y. Wu, IEEE Trans. Electron Device **47**, 348 (2000). - <sup>13</sup>C. Jungemann and B. Meinerzhagen, *Hierarchical Device Simulation* (Springer–Verlag, Wien, 2003). - <sup>14</sup>S. Tyaginov, I. Starkov, O. Triebl, H. Enichlmair, C. Jungemann, J. Park, H. Ceric, and T. Grasser, "Secondary generated holes as a crucial component for modeling of HC degradation in high-voltage n- MOSFET," *International Conference on Simulation of Semiconductor Processes and Devices (SISPAD 2011)*, 2011, pp. 123–126. - <sup>15</sup>I. Starkov, H. Enichlmair, S. Tyaginov, and T. Grasser, "Analysis of the threshold voltage turn-around effect in high-voltage n-MOSFETs due to hot-carrier stress," *IEEE International Reliability Physics Symposium* 2012, pp. XT.7.1–XT.7.6.