# Electromigration in Solder Bumps: A Mean-Time-to-Failure TCAD Study

H. Ceric\*†, W. H. Zisser†, M. Rovitto†, and S. Selberherr†
\*Christian Doppler Laboratory for Reliability Issues in Microelectronics at the Institute for Microelectronics, †Institute for Microelectronics, TU Wien, Gußhausstraße 27-29, 1040 Wien, Austria Email: {ceric|zisser|rovitto|selberherr}@iue.tuwien.ac.at

#### ABSTRACT

The mechanical and electrical properties of solder bumps influence the overall reliability of 3D ICs. A characteristic of solder bumps is that during technology processing and usage their material composition changes. This compositional transformation is enhanced by electromigration and leads to the formation of voids which can cause a complete failure of a solder bump. In this paper we present a compact model for prediction of the mean-time-to-failure of solder bumps under the influence of electromigration.

#### I. INTRODUCTION

Pure Sn has been identified as the best material for ultra fine pitch solder bumps for advanced three-dimensional interconnect applications due to its baseline advantages of being electrodeposited and exhibiting a low melting temperature. Many electromigration (EM) studies have been focused on the application of various combinations of under-bumpmetallizations (UBM), solder compositions, and laminate surface finishes to reduce current crowding effects and improve reliability. An important feature of the EM failure mechanism in Sn-based solder bumps is its strong dependence on the Sn grain orientation [1]. Compared to Cu, Sn crystallization produces 100-1000 times larger grains. Correspondingly, the role of grain boundaries as fast diffusivity paths is much more pronounced. Sn solder bumps often consist of several large Sn grains, such that most solder bumps exhibit one or at most a few Sn grain orientations [2]. A clear dependence of the thermo-mechanical response of a Sn solder bump on microstructure and Sn grain orientation was also observed [2]. The coefficient of thermal expansion is higher in the caxis direction than in the a- or b-axis directions. EM in Snbased solder bumps is much more complicated than EM in Cu due to the presence of impurities [3]. In traditional EM studies, the devices under test are stressed to failure under a fixed temperature with a fixed current density. A typical EM failure is always enhanced with Joule heating so the exact time of the failure does not always reflect the process of EM progression under the set conditions. Also, time-to-failure measurement produces a broad distribution in results as the failure is associated with microstructural and compositional variations in the solder bumps. Failure analysis have shown that failures in Sn bumps occur by EM induced voiding at the interface between the intermetallic compound (IMC) and the solder. The development of a failure in a Cu interconnect takes place in two distinctive phases: a void nucleation phase and a void evolution phase [4]. During the first phase practically no resistance increase can be measured. The situation is quite different in the case of EM failure development in a Sn

bump, where an IMC layer is also present [5]. From the beginning of EM stressing a continuous growth of the bump resistance (cf. Fig. 1) is observed. After a certain period of EM stressing, the bump resistance starts to rise with a significantly steeper slope. Chen *et al.* [5] assume that the two slopes of



Fig. 1. Resistance change due to IMC growth and voiding with two different slopes.

the resistance growth represent two different stages of failure development: void nucleation combined with IMC growth and void propagation with IMC dissolution. The bump resistance increases due to void formation and microstructure changes during EM and can be precisely measured with Kelvin bump probes [5]. IMCs, such as Cu<sub>6</sub>Sn<sub>5</sub> and Ni<sub>3</sub>Sn<sub>4</sub>, have a higher resistivity than pure Sn. In the case of Cu<sub>6</sub>Sn<sub>5</sub>, the resistivity is approximately 60% higher and in the case of Ni<sub>3</sub>Sn<sub>4</sub>, it is even 160% higher than the resistivity of Sn at room temperature. In our previous works we have studied the influences of the Sn anisotropy [6] and the influence of the intermetallic compound [7] on the EM failure. As a result of these studies, we have concluded that EM induced Sn vacancy transport is the dominating mechanism for the creation of void failure in solder bumps. The goal of the work presented here is to establish an accurate compact model for the prediction of the mean-time-of-failure of solder bumps by means of theoretical analysis and simulations.

# II. COMPACT MODELING OF BUMP FAILURE

In the last decade some attempts have been made to investigate whether Black's equation can be used for the prediction of the mean-time-to-failure of solder bumps. For these investigations the standard form of Black's equations has been used [8]. While some authors have obtained a reasonable prediction of experimental mean-time-to-failure [9], others were forced to adapt the original equation in order to obtain good agreement [10]. Choi *et al.* [10] in their study of EM in

eutectic SnPb and eutectic SnAgCu solder have adjusted the original equation to the form

$$t_f = \frac{A}{(cj)^n} \exp\left(\frac{Q}{k(T + \Delta T)}\right). \tag{1}$$

It is obvious that the coefficient c and the temperature increment  $\Delta T$  in effect reduce the mean-time-to-failure  $t_f$ . The coefficient c is introduced to account for a local current density increase due to current crowding and  $\Delta T$  includes an effect of Joule heating.

Both, the original work of Black [8] as well as the model of Shatzkes and Lloyd [11], which provides an explanation for Black's equation and its current density exponent, are considering only the one-dimensional problem of a straight aluminum strip. Besides the fact that they do not consider three-dimensional geometries of modern interconnect structures, they also do not take into account the mechanical stress and its interaction with EM, grain boundaries, and interfaces. These restrictions make the application of the Black's equation for studying solder bump EM failures highly questionable.

# III. ANALYTICAL SOLUTION OF KORHONEN

The model by Korhonen *et al.* [12] has already been successfully utilized for a derivation of EM compact models [13]. Compared to the above mentioned models [8], [11], Korhonen's model has a clear advantage, since it includes an influence of the microstructure and an effect of the mechanical stress. The central equation of Korhonen's model is

$$\frac{\partial \sigma}{\partial t} = \frac{\partial}{\partial x} \left( \frac{D_a B \Omega}{kT} \left( \frac{\partial \sigma}{\partial x} + \frac{|Z^*| e \rho j}{\Omega} \right) \right). \tag{2}$$

For a finite interconnect line of a length L with blocking boundary conditions on both ends of the line

$$J_v(0,t) = J_v(-L,0) = 0, (3)$$

and for a constant diffusion coefficient  $D_a$ , the solution of (2) is given by

$$\sigma(x,t) = \frac{|Z^*|e\rho jL}{\Omega} \left(\frac{1}{2} - \frac{x}{L} - S(x,t)\right),\tag{4}$$

where

$$S(x,t) = 4\sum_{n=0}^{\infty} \frac{1}{\lambda_n^2} \exp\left(-\lambda_n^2 \frac{\kappa t}{L^2}\right) \cos\left(\lambda_n \frac{x}{L}\right)$$
 (5)

with  $\lambda_n = (2n+1)\pi$  and  $\kappa = D_a B\Omega/kT$ .

The function S(x,t) has two important properties. First, for a large t it converges to zero, which enables to obtain the equilibrium stress distribution from (4)

$$\sigma(x,t) = \frac{|Z^*|e\rho j}{\Omega} \left(\frac{1}{2} - \frac{x}{L}\right) \tag{6}$$

and secondly, for sufficiently large L and x=0, it behaves like a simple function of time

$$S(0,t) \approx \frac{1}{2} - \frac{2}{L} \sqrt{\frac{\kappa t}{\pi}}.$$
 (7)

By combining (4) and (7) we obtain an expression for the stress development at the end (x=0) of a one-dimensional interconnect line

$$\sigma(x,t) = 2\frac{|Z^*|e\rho j\pi}{\Omega} \sqrt{\frac{\kappa t}{\pi}}.$$
 (8)

Equation (8) is a convenient reference for an initial guess in designing of a compact model because of two reasons:

- It analytically describes a stress behavior in time.
   Reaching of certain stress threshold is a usual condition for EM void nucleation [14].
- It implicitly considers large size interconnects.

# IV. MODELING OF VACANCY ELECTROMIGRATION

Vacancy EM has been well investigated and successfully modeled by different authors starting with the work of Sarychev *et al.* [15]. Today we have comprehensive and sophisticated EM models which include the gradients of the vacancy concentration, mechanical stress, and temperature as driving forces with tensorial diffusivity for modeling the material anisotropy. One such model, systematically presented in [16], is applied here for the development of a compact model of EM failure in solder bumps.

#### V. RESULTS AND DISCUSSION

## A. Full Physical Simulations of EM in Solder Bumps

We have applied the full EM physical model [16] for studying of EM in three solder bumps with the same geometric features but different diameters of  $2R=50\mu\mathrm{m},\ 2R=70\mu\mathrm{m},$  and  $2R=90\mu\mathrm{m}.$  The top and the bottom of the spherical bump structure contacts the UBM layer and the Cu layer, respectively, with a circular interface with a radius r=3R/4.



Fig. 2. Solder bump geometry used for the simulation. On the top of the Sn bump, a Ni UBM layer is placed.

In all simulated cases a characteristic stress distribution at the top of the solder bump is obtained as can be seen in Fig. 3. The mechanical stress increases from the periphery towards the center of the bump/UBM interface which leads us to the conclusion that a void most probably nucleates in the center of the interface. From the simulation results we see that for the larger bump  $(2R=70\mu m, Fig. 4)$ , a shorter time



Fig. 3. Stress distribution at the top of solder bump beneath the UBM.



Fig. 4. Stress development in the  $70\mu$ m bump for 6 different current densities  $j_1 < j_2 < j_3 < j_4 < j_5 < j_6$ .



Fig. 5. Stress development in the  $50\mu$ m bump for 6 different current densities  $j_1 < j_2 < j_3 < j_4 < j_5 < j_6$ .

is needed to reach the given stress threshold (70 Pa) than for the smaller bump ( $2R=50\mu m$ , Fig. 5). This implies that for the larger bump EM induced material transport is more efficient, since it has more vacancies available in a cross section of the bump. The observed behavior is more pronounced for smaller current densities.

# B. Extension of Korhonen Model

For deriving an expression for the mean-time-to-failure  $t_f$  it is important to define a failure condition. While the ultimate failure condition of any interconnect is an increase of its resistance, the question is which physical condition must be fulfilled for an initialization of the rapid phase of failure development - void nucleation. According to our previous work [7], [17], in the case of solder bumps, we have to consider two effects:

- Stress voiding [14]
- Kirkendall voiding [18]

It is plausible to assume that mechanical stress will either alone initialize void nucleation or enhance Kirkendall voiding. In this study we confine ourselves to the condition of stress voiding. The stress threshold  $\sigma_c$  in Korhonen's model is attained by a stress build-up along the one-dimensional interconnect. In the case of a three-dimensional geometry we have more vacancies available in the cross section of the bump so,  $\sigma \sim jR^2\sqrt{t}$ . From (8) and by setting  $A=kT\pi\Omega/((e|Z^*|\rho)^2BD_a)$  we obtain

$$t_f = \left(\frac{A}{j^2} \left(\frac{\sigma_c}{\alpha R^2 + \beta}\right)^2 + \frac{B}{j}\right) \exp\left(\frac{E_a}{kT}\right). \tag{9}$$

The parameters  $\alpha$  and  $\beta$  are obtained by fitting to the results of the full physical simulations (cf. Fig. 4 and Fig. 5). While the first term on the right side gives a mean-time-to-failure contribution prior to void nucleation, the second term represents the time of void evolution characterized by the parameter B. In Fig. 6 we show the comparison between the mean-time-



Fig. 6. Time to failure dependence on current density for three different bump sizes.

to-failure obtained by (9) and the full physical model [16] for three different bump radii. For all three different bump sizes a good agreement is obtained. In the studied cases, the void evolution time is assumed much smaller than the void nucleation time (the first summand), e.g. the void development leading to complete failure is very rapid.

### C. Void Growth and the Resistance Change

The determination of the parameter B in (9) requires simulations of the evolving void surface, which are performed by the phase field model [19]. In these simulations, current crowding in the vicinity of the void (cf. Fig. 7) influences the development of the void shape which in turn determines the resistance increase of the solder bump (cf. Fig. 8).



Fig. 7. Current density distribution  $(10^3 \text{A/cm}^2)$  in the presence of the void nucleated at the interface between the bump and the UBM.



Fig. 8. Increase of bump resistance caused by the growing void.

# VI. CONCLUSION

In this work we have presented an analytical compact expression for the estimation of a mean-time-to-failure of the solder bump. For this purpose we have used a full physical three-dimensional model to simulate EM and mechanical stress driven dynamics of vacancies in Sn solder bumps. When inside the bump a certain stress threshold is reached a void is nucleated and a rapid phase of failure development is initialized. Our compact model for the mean-time-to-failure is designed by an adaptation of Korhonen's model and it is verified and calibrated through comparison with current density/mean-time-to-failure curves obtained by simulation. In addition, the effect of a void

growing inside the solder bump on its electrical properties is investigated. The presented methodology is general in nature and can be used for the further refinement of EM compact models.

#### REFERENCES

- M. Lu, "Effect of Microstructure on Electromigration in Pb-Free Solder Interconnect," Stress-Induced Phenomena in Metallization, AIP, pp. 229–234, 2010.
- [2] T. R. Bieler, H. Jiang, L. P. Lehman, T. Kirkpatrick, E. J. Cotts, and B. Nandagopa, "Influence of Sn Grain Size and Orientation on the Thermomechanical Response and Reliability of Pb-Free Solder Joints," *IEEE Trans. Comp. Pack. Techn.*, vol. 31, no. 2, pp. 370–381, 2008.
- [3] C. Hau-Riege, R. Zang, Y.-W. Yau, P. Yadav, B. Keser, and J.-K. Lin, "Electromigration Studies of Lead-Free Solder Balls used for Wafer-Level Packaging," Proc. Electronic Components and Technology Conference, pp. 717–721, 2011.
- [4] H. Ceric, R. Sabelka, S.Holzer, W.Wessner, S. Wagner, T. Grasser, and S. Selberherr, "The Evolution of the Resistance and Current Density During Electromigration," *Proc. Simulation of Semiconductor Processes* and Devices Conf., pp. 331–334, 2004.
- [5] H.-Y. Chen, M.-F. Ku, and C. Chen, "Effect of Under Bump Metallization Structure on Electromigration of Sn-Ag Solder Joints," *Advances in Materials Research*, vol. 1, no. 1, pp. 83–92, 2012.
- [6] H. Ceric, R. L. de Orio, and S. Selberherr, "TCAD Study of Electromigration Failure Modes in Sn-Based Solder Bumps," Proc. Simulation of Semiconductor Processes and Devices, pp. 264–267, 2012.
- [7] H. Ceric, A. P. Singulani, R. L. de Orio, and S. Selberherr, "Impact of Intermetallic Compound on Solder Bump Electromigration Reliability," *Proc. Simulation of Semiconductor Processes and Devices*, pp. 73–76, 2013.
- [8] J. R. Black, "Electromigration-A Brief Survey and Some Recent Results," *IEEE Trans. Elec. Dev.*, vol. 16, no. 4, pp. 338–347, 1969.
- [9] S. Brandenburg and S. Yeh, "Electromigration Studies of Flip-Chip Bump Solder Joints," *Proc. Surface Mount Intl. Conf. and Exposition*, pp. 337–344, 1998.
- [10] W. J. Choi, E. C. C. Yeh, and K. N. Tu, "Mean-Time-to-Failure Study of Flip Chip Solder Joints on Cu/Ni(v)/Al Thin-Film Under-Bump-Metallization," J. Appl. Phys., vol. 94, no. 9, pp. 5665–5671, 2003.
- [11] M. Shatzkes and J. R. Lloyd, "A Model for Conductor Failure Considering Diffusion Concurrently with Electromigration Resulting in a Current Exponent of 2," *J. Appl. Phys*, vol. 59, no. 11, pp. 3890–3893, 1986.
- [12] M. A. Korhonen, P. Borgesen, K. N. Tu, and C. Y. Li, "Stress Evolution Due to Electromigration in Confined Metal Lines," *J. Appl. Phys.*, vol. 73, no. 8, pp. 3790–3799, 1993.
- [13] R. L. de Orio, H. Ceric, and S. Selberherr, "A Compact Model for Early Electromigration Failures of Copper Dual-Damascene Interconnects," *Microelectron. Reliab.*, vol. 51, pp. 1573–1577, 2011.
- [14] B. M. Clemens, W. D. Nix, and R. J. Gleixner, "Void Nucleation on a Contaminated Patch," *J. of Materials Research*, vol. 12, no. 8, pp. 2038–2042, 1997.
- [15] M. E. Sarychev and Y. V. Zhitnikov, "General Model for Mechanical Stress Evolution During Electromigration," J. Appl. Phys., vol. 86, no. 6, pp. 3068 – 3075, 1999.
- [16] R. L. de Orio, "Electromigration Modeling and Simulation," Dissertation, Technische Universität Wien, 2010.
- [17] H. Ceric, R. L. de Orio, J. Cervenka, and S. Selberherr, "A Comprehensive TCAD Approach for Assessing Electromigration Reliability of Modern Interconnects," *IEEE Trans. Dev. Mat.Rel.*, vol. 9, no. 1, pp. 9–19, 2009.
- [18] K. Zeng, R. Stierman, T.-C. Chiu, D. Edwards, K. Ano, and K. N. Tu, "Kirkendall Void Formation in Eutectic SnPb Solder Joints on Bare Cu and its Effect on Joint Reliability," J. Appl. Phys., vol. 92, no. 2, pp. 0 245 081–0 245 088, 2005.
- [19] D. N. Bhate, A. F. Bower, and A. Kumar, "A Phase Field Model for Failure in Interconnect Lines Due to Coupled Diffusion Mechanisms," *J. Mech. Phys. Solids*, vol. 50, pp. 2057–2083, 2002.