# Back Gate Bias-Temperature Instability in Single-Layer Double-Gated Graphene Field-Effect Transistors Yu. Yu. Illarionov<sup>1,2</sup>, M. Waltl<sup>1</sup>, A.D. Smith<sup>3</sup>, S. Vaziri<sup>3</sup>, M. Ostling<sup>3</sup>, M. Lemme<sup>4</sup> and T. Grasser<sup>1</sup> #### **Abstract** We study the bias-temperature instability (BTI) on the back gate of double-gated graphene field-effect transistors (GFETs). The dependence of the resulting degradation on the stress time and oxide field is analyzed. Finally, the results are compared to the ones obtained on the high-k top gate of the same device. #### 1. Introduction Graphene is a superior 2D material [1-3] which is considered a promising candidate for various industrial applications. In particular, different groups have recently succeeded in fabricating graphene FETs (e.g. [4-6]). Nevertheless, there are only a few attempts to describe the reliability of GFETs [7-10]. Here we study the bias-temperature instability resulting from a voltage applied on the back gate of double-gated GFET. We show that there is an asymmetry between positive BTI (PBTI) and negative BTI (NBTI) in terms of the degradation magnitude and its dependence on the stress oxide field. Finally, we compare the results obtained on the SiO<sub>2</sub> back gate and higk-k top gate of the same device. ## 2. Devices We perform our study on single-layer double-gated GFETs fabricated using a standard lithography process [11]. Contrary to our previous work [12], the thickness of the back gate $SiO_2$ in these devices is 92 nm (cf. 1800 nm in [12]), which allowed us to observe back gate BTI at reasonable stress voltages. The top gate insulator is 25 nm thick $Al_2O_3$ , while the channel length is 4 $\mu$ m and width 80 $\mu$ m. Also, in order to reduce the device-to-device variability, the devices have been baked at $T=300^{\circ}$ C for 5 hours before the experiments. ## 3. Experiment All our experiments were performed in vacuum ( $\sim 10^{-5}$ torr), in order to avoid the detrimental impact of the environment [10]. The BTI dynamics were examined as follows: after measuring the reference gate transfer characteristics, the subsequent stresses with increasing $V_{\rm BG}$ - $V_{\rm D}$ (back gate voltage minus Dirac point voltage) and top gate voltage $V_{\rm TG}=0$ were applied. The resulting gate transfer characteristics, acteristics were measured after each stress, while in some cases the recovery of the stressed device was monitored as well. A similar technique with increasing $V_{\rm TG}$ - $V_{\rm D}$ and $V_{\rm BG}$ = 0 was applied for the top gate BTI measurements. #### 4. Results and Discussions In Fig.1a we show the measured evolution of the back gate transfer characteristics after the subsequent NBTI and PBTI stresses. As suggested in [12], we express the degradation magnitude in terms of a Dirac point voltage shift $\Delta V_{\rm D}$ . The resulting dependences of $\Delta V_{\rm D}$ on the stress oxide field $F_{\rm ox} = (V_{\rm BG} - V_{\rm D})/d_{\rm ox}$ are plotted in Fig.1b for two different stress times $t_{\rm s}$ . Contrary to Si technologies, in both cases PBTI degradation is stronger than NBTI and the dependences of their magnitudes on $F_{\rm ox}$ are different. While the NBTI shift linearly increases versus $F_{\rm ox}$ , growth of Fig.1. (a) Evolution of the back gate transfer characteristics after subsequent stresses with increasing $V_{\rm BG}$ - $V_{\rm D}$ and two different stress times for NBTI (left) and PBTI (right). (b) The resulting $V_{\rm D}$ shift versus stress oxide field for $t_{\rm s}$ =10s (left) and $t_{\rm s}$ =100s (right). <sup>&</sup>lt;sup>1</sup> TU Vienna, Institute for Microelectronics, 27-29 Gusshausstrasse, 1040 Vienna, Austria Phone: +43-0699-1701-2007, E-mail: illarionov@iue.tuwien.ac.at <sup>&</sup>lt;sup>2</sup> Ioffe Physical-Technical Institute, Polytechnicheskaya 26, 194021 St-Petersburg, Russia <sup>&</sup>lt;sup>3</sup> KTH Royal Institute of Technology, 22 Isafjordsgatan, 16440 Kista, Sweden <sup>&</sup>lt;sup>4</sup> University of Siegen, 3 Holderlinstrasse, 57076 Siegen, Germany PBTI shift is linear only at small $F_{ox}$ and can be fitted with a Langmuir power law $f(x) = 1/(a - bx^c)$ at larger oxide fields. Interestingly, for both NBTI and PBTI the slopes in the linear regions increase versus $t_s$ , since the probability of carrier trapping is larger for longer stresses. At the same time, transition of PBTI curves to a Langmuir-like behavior takes place at smaller $F_{ox}$ if $t_s$ is larger. This leads to a smaller difference between PBTI and NBTI shifts at moderate $F_{ox}$ (Fig.1b, right). Since in GFETs PBTI is associated with electron trapping and NBTI with hole trapping, we assume that the main reason for the observed behavior is the difference in the kinetics of the two processes, as well as the energetic alignment of the defect bands with the Fig. 2. Stress field dependence of the $\Delta V_{\rm D}$ (a) and $\Delta N_{\rm T}$ (b) after PBTI stresses with different $t_{\rm s}$ . $\Delta N_{\rm T} < 0$ means electron trapping. Fig.3. (a) Time evolution of the back gate transfer characteristics after subsequent PBTI stress/recovery rounds with increasing $V_{\rm BG}$ - $V_{\rm D}$ . (b) The corresponding $\Delta V_{\rm D}$ recovery traces. Fermi level in the graphene channel. Another issue which contributes to the asymmetry between NBTI and PBTI is the positive $V_D$ , which means that our graphene is p-doped. Thus NBTI degradation is not pronounced at small $F_{ox}$ , when the applied voltage is not enough to shift the Fermi level below the intrinsic level (Fig.1a, inset). As for PBTI, even after a stress with $t_s$ =1s and $F_{ox}$ <1 MV/cm some degradation is clearly visible (Fig.2a). Interestingly, if the stress time is small, the PBTI shift moderately increases in a linear manner up to quite large $F_{ox}$ . Conversely, in the case of long stresses a linear increase of $\Delta V_{\rm D}$ is abrupt and observed only in a very narrow range of small $F_{ox}$ , being immediately substituted by a Langmuir-like behavior. Obviously, the same type of oxide field dependence is typical for the defect density shift $\Delta N_{\rm T}$ , which is proportional to $\Delta V_{\rm D}$ (Fig.2b). However, the values of $\Delta N_{\rm T}$ observed for GFETs are $10^{11}$ - $10^{12}$ cm<sup>-2</sup>, which is significantly larger than for Si technologies ( $10^{10}$ cm<sup>-2</sup>). In Fig.3 we demonstrate that the back gate PBTI degradation in GFETs is recoverable, similarly to its counterpart observed on the high-k top gate [12]. The distances between the recovery traces increase for larger $V_{\rm BG}$ - $V_{\rm D}$ , following the Langmuir-like dependence which is typical for $t_s$ =1000s (cf. Fig.2a). Finally, in Fig.4 we compare PBTI degradation on the SiO<sub>2</sub> back gate and Al<sub>2</sub>O<sub>3</sub> top gate of the same GFET. Since the two oxides have a different thickness, we operate with $\Delta V_{\rm Dn} = \Delta V_{\rm D}/d_{\rm ox}$ . Clearly, the magnitude of PBTI degradation on the top gate is considerably larger (Fig.4c). This is similar to Si technologies, where the reliability of high-k oxides presents an important issue [13]. Also, the dependence on Fig.4. Evolution of the back gate (a) and top gate (b) transfer characteristics after the subsequent PBTI stresses with increasing oxide field. Comparison of the resulting $\Delta V_{\rm Dn}$ (c) and $\Delta N_{\rm T}$ (d). $F_{\rm ox}$ in the case of top gate PBTI is purely Langmuir-like, while an abrupt linear increase is expected only close to $F_{\rm ox}$ = 0, to maintain zero degradation at zero oxide field. This is despite $t_{\rm s}$ =10s, which leads to a significant linear region in the case of back gate PBTI. Obviously, the defect density shift is also larger for the top gate PBTI (Fig.4d). # 5. Conclusions We performed an experimental study of BTI on the back gate of double-gated GFETs. It has been found that there is a considerable asymmetry between NBTI and PBTI in terms of degradation magnitude and its dependence on the stress parameters. Finally, the degradation dynamics are similar to the one observed on the high-k top gate, although the magnitude in the latter case is significantly larger. **Acknowledgements:** The support within the STREP projects MoRV (n°619234) and GRADE (n°317839), an ERC Starting Grant (InteGraDe, n°307311), the German Research Foundation (DFG, LE 2440/1-1 & 2-1). ### References [1] K.S. Novoselov *et al*, Science, **306** (2004), 666. [2] A.K. Geim *et al*, Nature Materials, **6** (2007), 183. [3] V.E. Dorgan *et al*, APL, **97** (2010), 082112. [4] M.C. Lemme *et al*, IEEE EDL, **27** (2007), 1. [5] I. Meric *et al*, IEDM, 23.2(2010). [6] S.-J. Han *et al*, IEEE EDL, **32** (2011), 812. [7] S.A. Imam *et al*, Micro & Nano Letters, **5** (2010), 37. [8] B. Liu *et al*, IEEE Trans. VLSI Systems, 22 (2011). [9] W.J. Liu *et al*, IEEE TDMR, **12** (2012), 478. [10] W.J. Liu *et al*, IEEE TED, **60** (2012), 2682. [11] S. Vaziri *et al*, SSE, **84** (2013), 185. [12] Yu.Yu. Illarionov *et al*, APL, **105** (2014), 143507. [13] G. Ribes *et al*, IEEE TDMR, **5** (2005), 5.