## Temperature-dependent hysteresis in black phosphorus FETs Yu. Yu. Illarionov<sup>1,2</sup>, M. Waltl<sup>1</sup>, J.-S. Kim<sup>3</sup>, D. Akinwande<sup>3</sup>, T. Grasser<sup>1</sup> <sup>1</sup>TU Wien, Austria <sup>2</sup>Ioffe Physical-Technical Institute, Russia <sup>3</sup>UT Austin, USA Black phosphorus, also known as phosphorene in the few layer limit, is an almost unexplored "beyond graphene" material which is now considered a promising candidate for next-generation 2D FETs with good $I_{\rm on}/I_{\rm off}$ ratios [1-4]. One issue that has not been explored in detail yet is the hysteresis in the $I_{\rm d^-}V_{\rm g}$ characteristics, which can severely limit the usability of these devices. Here we examine the hysteresis of back-gated black phosphorus FETs with SiO<sub>2</sub> gate insulator and Al<sub>2</sub>O<sub>3</sub> encapsulation [4]. We measure the $I_{\rm d^-}V_{\rm g}$ characteristics of our devices using different sweep rates $S = V_{\rm step}/t_{\rm step}$ at different temperatures and monitor variations of the hysteresis width $\Delta V$ which is proportional to the charged trap density shift $\Delta N_{\rm T}$ . As shown in Fig. 1, the $I_{\rm d^-}V_{\rm g}$ curves contain electron and hole conduction regions with the Dirac point in between. Each of these regions exhibits some hysteresis, which becomes more pronounced at higher temperatures and for lower sweep rates. Fig. 2(left) shows the dependence of $\Delta V$ vs. S extracted closely to $V_{\rm th}$ at four different temperatures. Clearly, slower traps are frozen out at -193°C and become dominant at 165°C. This means that charge trapping at the black phosphorus/SiO<sub>2</sub> interface is thermally activated, similarly to Si technologies [5]. As shown in Fig. 2(right), at higher temperature the number of charged traps increases within the whole range of gate voltages. Since the typical $\Delta N_T$ values in black phosphorus FETs are considerably larger than in their Si counterparts, we conclude that further efforts are needed to make this technology competitive. Fig. 1. The $I_d$ - $V_g$ characteristics of our black phosphorus FETs measured using S = 10 V/s (left) and S = 0.02 V/s (right) at different temperatures. The inset shows the device configuration. Fig. 2. Left: The hysteresis width vs. S extracted for $V_g \approx V_{th}$ . Right: The hysteresis width and resulting $\Delta N_T = C_{SiO2} \Delta V/q$ measured for different $V_g$ using S = 0.02 V/s. The results obtained at different temperatures suggest strong thermal activation of charge trapping by slower traps. ## References [1] H. Liu et al, ACS Nano, 8, 4033-4041 (2014). [2] L. Li et al, Nature Nanotechnology, 9, 372-377 (2014). [3] S. Das et al, ACS Nano, 8, 11730-11738 (2014). [4] J.-S. Kim et al, Scientific reports, 5, 1-7 (2015). [5] T. Grasser, Microelectronics Reliability, 52, 39-70 (2012).