# On the Distribution of Single Defect Threshold Voltage Shifts in SiON Transistors

K. Tselios<sup>(D)</sup>, *Graduate Student Member, IEEE*, D. Waldhör<sup>(D)</sup>, B. Stampfer<sup>(D)</sup>, J. Michl, E. G. Ioannidis, H. Enichlmair, *Member, IEEE*, T. Grasser<sup>(D)</sup>, *Fellow, IEEE*, and M. Waltl<sup>(D)</sup>, *Member, IEEE* 

Abstract—To improve MOS transistors operating characteristics, such as the switching speed and power consumption, the dimensions of integrated devices are continuously decreased, amongst other advances. One of the main drawbacks of geometry scaling is the increased variability of the threshold voltage between nominally identical devices. The origin for this lies in defects located inside the oxide and at the interfacial layer between the oxide and the semiconductor. At the same time, the number of defects becomes a countable quantity in devices approaching the tens of nanometer scale. Furthermore, their impact on the device performance significantly increases, in a way that charge transitions from single defects can be observed directly from electrical measurements. To describe the degradation of the devices caused by single defects, one has to investigate the distribution of their impact on the V<sub>th</sub> shift. For SiON technologies, uni-modal exponential distributions of step heights of single defects have been reported in the literature. However, our results reveal that the step heights are more likely bi-modal exponential distributed. These findings are essential for the accurate evaluation of the tail of the distribution, i.e., the defects showing an enormous impact on  $\Delta V_{th}$ . Such defects can give rise to an immediate failure of devices and circuits. In this study, the statistical distributions of the effect of single defects are created and analyzed. We compare the results to values calculated using the commonly applied charge sheet approximation (CSA) and show that the CSA significantly underestimates the real impact of the defects for the studied technology. Finally, we use the obtained distributions and analyze their effect on the variability of measure-stress-measure simulations using our compact physical modeling framework.

*Index Terms*—SiON nanoscale devices, single oxide defects, positive and negative bias temperature instability (PBTI, NBTI), complementary cumulative distribution function (CCDF).

Manuscript received March 15, 2021; revised May 12, 2021; accepted May 12, 2021. Date of publication May 19, 2021; date of current version June 7, 2021. This work was supported in part by the Austrian Federal Ministry for Digital and Economic Affairs; in part by the National Foundation for Research, Technology, and Development; and in part by the Take-off program of the Austrian Research Promotion Agency FFG under Project 867042. (*Corresponding author: K. Tselios.*)

K. Tselios, D. Waldhör, B. Stampfer, and M. Waltl are with the Christian Doppler Laboratory for Single-Defect Spectroscopy in Semiconductor Devices, Institute for Microelectronics, Technische Universität Wien, 1040 Vienna, Austria (e-mail: tselios@iue.tuwien.ac.at; waltl@iue.tuwien.ac.at).

J. Michl and T. Grasser are with the Institute for Microelectronics, Technische Universität Wien, 1040 Vienna, Austria.

E. G. Ioannidis and H. Enichlmair are with R&D Corporate R&D Semiconductors, R&D Corporate Technology, R&D Devices, R&D Photodetectors, and CMOS ams AG, 8141 Premstaetten, Austria.

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TDMR.2021.3080983.

Digital Object Identifier 10.1109/TDMR.2021.3080983



Fig. 1. Schematic of a MOS transistor with indicated defects. Defects located within the device (oxide traps and interface states) affect the reliable operation of transistors. Electron traps (blue) and hole traps (red) can be examined when nanoscale devices are employed. Taken from [7].

#### I. INTRODUCTION

SINGLE defects located inside the oxide and at the oxide/semiconductor interface of a MOS transistor, see Figure 1, can affect the absolute value of its threshold voltage  $V_{\rm th}$ . Furthermore, as the charge state of such defects can change under operation, a drift of the threshold voltages can be observed, denoted as  $\Delta V_{\text{th}}$  [1], [2]. This reliability issue is typically referred to as Bias temperature instability (BTI), which is classified regarding the sign of the applied gate bias. The positive BTI (PBTI) is commonly investigated employing nMOS devices, while negative BTI (NBTI) refers to negative applied gate biases and is typically studied for pMOS devices [3]-[6]. To analyze BTI, the drain-source current through a transistor is measured after the devices have been stressed at high gate biases while the drain, source and bulk terminals are grounded. The respective experiments are mostly conducted at elevated temperatures. In this case, the defects exhibit shorter charge capture and emission times and can thus become charged considerably faster compared to experiments conducted at room temperature. The so measured drift of the current  $\Delta I_{\rm D}$  is commonly expressed in terms of  $\Delta V_{\rm th}$  using the initial  $I_{\rm D}(V_{\rm G})$  characteristics of the device.

The experiments are typically conducted at large-area devices [8], [9], where a continuous drift of the  $\Delta V_{\text{th}}$  can be measured. However, to extract the impact of single defects on the device behavior, it is necessary to use scaled devices with dimensions of a few tens of nanometers. In such devices, the charge transitions of defects can be observed as discrete steps in the  $\Delta V_{\text{th}}$  data, which can

1530-4388 © 2021 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 2. Selected recovery traces showing the drift of the threshold voltage after PBTI stress, measured using scaled SiON nMOS transistors. The recovery proceeds in discrete steps in these devices. Electron (blue) and hole (red) emission events can be observed as negative and positive discrete steps in the  $\Delta V_{\text{th}}$  behavior.

be extracted semi-automatically [10]. A general observation regarding charge transitions in recovery traces is that pMOS devices exhibit considerably more defects than their nMOS counterparts [11]. Thus, more devices have to be measured to have sufficient transition events to get accurate statistics for the nMOS technologies.

In this work, we investigate both nMOS and pMOS devices. For each device kind, we evaluate the distribution of step heights employing transistors with different geometries. The observation is that the average step heights extracted from the distribution depend on the device dimensions. The shape of some of the distribution follows bi-modal exponential behavior, which is contradictory to what is reported in the literature so far. The bi-modal exponential distributions have been observed for devices with high- $\kappa$  gate stacks where each branch of the distribution has been assigned to traps residing in the SiO<sub>2</sub> or the high- $\kappa$  layer [12]. However, we now also report similar distributions for single-layer insulators. Afterwards we use the extracted distributions and combine them with our calibrated simulations conducted for similar large-area devices from [13] to evaluate the impact of distributed traps on the variability of simulated measure-stress-measure (MSM) sequences.

#### **II. EXPERIMENTAL**

Our working horse for the electrical characterization of single defects is MSM sequences, where stress and recovery phases are sequentially applied to a transistor. During the stress phase, a high bias is applied to the gate of the device, and defects can become charged. Note that, during stress phases, the drain bias is kept at zero bias to avoid any degradation effects on the devices related to hot-carriers [14]. During recovery, a bias close to the device threshold voltage is applied. In this phase, certain defects can emit their charge, causing a discrete step in the device current, see Figure 2. The recovery traces are shown in terms of a  $\Delta V_{\text{th}}$  which is calculated by making use of an  $I_D(V_G)$  characteristic that is recorded prior to the stress phase. It has to be noted that in order to avoid any stress conditions during the measurements of the initial  $I_D(V_G)$ , a very narrow gate bias range is selected. The data

TABLE I EXPERIMENTAL PARAMETERS, I.E., STRESS/RECOVERY TIME AND DEVICE TEMPERATURE, AND DEVICE-SPECIFIC PARAMETERS USED IN OUR STUDY

| Common Parameters:                      |                    |                    |                    |  |  |  |  |
|-----------------------------------------|--------------------|--------------------|--------------------|--|--|--|--|
|                                         | t <sub>s</sub> 1ks |                    |                    |  |  |  |  |
|                                         | t <sub>r</sub> 1ks |                    |                    |  |  |  |  |
|                                         | T 100              | °C                 |                    |  |  |  |  |
| Device-Specific Parameters (nMOS/PBTI): |                    |                    |                    |  |  |  |  |
| W(nm)                                   | L(nm)              | V <sub>s</sub> (V) | V <sub>r</sub> (V) |  |  |  |  |
| 400                                     | 180                | 4.4                | 0.4                |  |  |  |  |
| 440                                     | 360                | 4.4                | 0.4                |  |  |  |  |
| 1000                                    | 700                | 7.56               | 0.35               |  |  |  |  |
| Device-Specific Parameters (nMOS/NBTI): |                    |                    |                    |  |  |  |  |
| W(nm)                                   | L(nm)              | $V_s(V)$           | $V_r(V)$           |  |  |  |  |
| 400                                     | 180                | -4.4               | 0.4                |  |  |  |  |
| 440                                     | 360                | -4.4               | 0.4                |  |  |  |  |
| 1000                                    | 700                | -7.56              | 0.35               |  |  |  |  |
| Device-Specific Parameters (pMOS/NBTI): |                    |                    |                    |  |  |  |  |
| W(nm)                                   | L(nm)              | $V_s(V)$           | $V_r(V)$           |  |  |  |  |
| 220                                     | 180                | -4.4               | -0.4               |  |  |  |  |
| 400                                     | 180                | -4.4               | -0.4               |  |  |  |  |
| 800                                     | 180                | -4.4               | -0.4               |  |  |  |  |
| 440                                     | 360                | -4.4               | -0.4               |  |  |  |  |
| 1000                                    | 500                | -7.62              | -0.45              |  |  |  |  |
|                                         |                    |                    |                    |  |  |  |  |

from the recovery traces are analyzed with the Canny algorithm which enables us to extract the discrete steps of  $\Delta V_{\text{th}}$  from the recovery traces [10].

As has been mentioned before, during the recovery phase the threshold shift decreases as the defects emit their charges. The decrease of the  $\Delta V_{\text{th}}$  can be seen in Figure 2. The electron emissions, which cause the recovery of the devices, are depicted with the blue lines. In our nMOS devices, we also observe a significant number of hole emission events. These transitions are indicated by an increase in the  $\Delta V_{\text{th}}$  during the recovery phase. This is because hole traps affect the inversion layer of the semiconductor channel in an opposite way to the electron traps.

The experimental parameters that have been used for our studies can be seen in Table I. The stress and recovery times  $(t_s,t_r)$  for all devices have been kept the same. However, the stress bias has been adjusted according to the oxide thickness of the device kinds in order to achieve similar electric fields. Finally, the recovery biases  $(V_r)$  have also been adjusted to account for the different  $V_{th}$  of each device kind.

#### **III. DISTRIBUTION OF STEP HEIGHTS**

It has to be noted that the trap distributions change between devices of the same kind. This means that precise evaluation of the number of active steps per device and the impact of the traps on the  $\Delta V_{\text{th}}$  has to be evaluated using statistical methods. The number of defects per device is generally considered to follow a Poisson distribution which has been proposed by Kaczer *et al.* [15]. We extracted the number of defects per device for one of the tested device kinds, see Figure 3, which confirms the assumption made.

The average  $\Delta V_{\text{th}}$  caused by a single defect can be estimated by a distribution function. For this, we create the complementary cumulative distribution functions (CCDFs), to present our



Fig. 3. Histogram of the number of steps per device detected from the relaxation curves of one of the tested geometries ( $W \times L = 400 \text{ nm} \times 180 \text{ nm}$ ). The steps can be seen to follow a Poisson distribution.

results using the convention used in previous works [15]–[18]. The CCDFs are generated from the extracted step heights from recovery traces of the MSM measurements. In the previous investigations, the distributions extracted from experimental data have been documented to have exponential characteristics. The respective probability distribution function (PDF) for a single-mode has been described in [15] by the following formula

$$f(\Delta V_{\rm th}) = \frac{1}{\eta} \exp\left(-\frac{\Delta V_{\rm th}}{\eta}\right),\tag{1}$$

where  $\eta$  is the mean threshold voltage shift caused by a single charge transition event of a single defect. From the PDF the corresponding CDF can be calculated as

$$F(\Delta V_{\rm th}) = \int f(\Delta V_{\rm th}) d\Delta V_{\rm th} = 1 - \exp\left(-\frac{\Delta V_{\rm th}}{\eta}\right).$$
 (2)

By normalizing the CCDF to the number of devices, the following relation can be obtained

$$\frac{1 - \text{CDF}}{\text{#devices}} = \sum_{i} N_{\text{T}_{i}} \exp\left(-\frac{\Delta V_{\text{th}}}{\eta_{i}}\right), \quad (3)$$

where  $N_{\text{T}i}$  is the number of defects per device for each existing exponential branch *i*,  $\Delta V_{\text{th}}$  is the threshold voltage shift and  $\eta_i$ is the average threshold shift induced by a single carrier. The expression above accounts for a possible multi-modal behavior of the experimental CCDFs [14], [19].

## **IV. MEASUREMENT RESULTS**

To get a detailed understanding of charge trapping for a certain technology, we evaluate both nMOS and pMOS transistors with different gate areas and oxide thicknesses. We analyze the step height distributions of electron and hole traps and demonstrate that uni-modal exponential distributions cannot describe the experimental data. Furthermore, we observe the electron and hole trap contributions for each device kind, indicating that trapping at both trap types is of equal importance for precise descriptions of the devices. EXTRACTED PARAMETERS OF CCDF FITTING ON EXPERIMENTAL DATA FOR THE PBTI STUDY CASE. SUPERSCRIPTS E,H REFER TO ELECTRON AND HOLE TRAPPING ACCORDINGLY. BI-MODAL FIT IS ONLY USED FOR ELECTRON TRAPS SINCE HOLE TRAPS DO NOT EXHIBIT TWO BRANCHES

| Uni-modal |       |                    |                  |                    |                  |  |
|-----------|-------|--------------------|------------------|--------------------|------------------|--|
| W(nm)     | L(nm) | $\eta^{\rm e}(mV)$ | $N^{\mathrm{e}}$ | $\eta^{\rm h}(mV)$ | $N^{\mathrm{h}}$ |  |
| 400       | 180   | 1.8                | 4                | 0.35               | 2.4              |  |
| 440       | 360   | 0.83               | 7                | 0.37               | 0.5              |  |
| 1000      | 700   | 0.56               | 10.4             | 0.6                | 0.31             |  |
| Bi-modal  |       |                    |                  |                    |                  |  |
| W(nm)     | L(nm) | $\eta_1(mV)$       | $N_1$            | $\eta_2(mV)$       | $N_2$            |  |
| 400       | 180   | 0.52               | 6.64             | 2.86               | 1.4              |  |
| 440       | 360   | 0.42               | 11.79            | 1.86               | 0.89             |  |
| 1000      | 700   | 0.36               | 10.54            | 0.76               | 3.52             |  |

## A. Positive BTI of NMOS Transistors

First, we study nMOS devices with a positive applied stress bias. When a positive bias is applied at the gate of a MOS structure the valence and conduction energy bands bend towards lower energies. A schematic of the band diagram under PBTI stress can be seen in Figure 4 (left). A necessary condition for a defect to contribute to  $\Delta V_{\text{th}}$  is that the defect must be energetically located in the so-called active energy region (AER) for charge trapping. For the PBTI case, electron traps above the Fermi level of the channel carrier reservoir and hole traps below the Fermi level at the poly-gate can become charged and then discharged under the initial conditions, provided that the stress conditions are applied for a time larger than the charge capture and the recovery time is larger than emission time of the respective defect. Thus, the bias used for the MSM measurement determines the energetic area spanned by the AER for both the charge exchange between the channel and electron traps (marked as a blue triangle) and between the poly-gate and hole traps (red triangle).

The respective CCDFs for the PBTI case of three sets of devices with different geometries are depicted in Figure 4 (right). The largest device (W  $\times$  L = 1000 nm  $\times$  700 nm), which is marked as (T) in the figure legend, has a thicker oxide than the other two devices. Therefore a higher gate bias has been used to guarantee the same oxide field. The blue shades are used for electron trapping, i.e., interaction between silicon channel and defects, while the red ones are used for the hole traps, i.e., interactions between the poly gate and the defects. The CCDFs after PBTI stress reveal a bi-modal exponential behavior for electron traps and unimodal exponential characteristics for hole traps. Normalized CCDF (Eq. 3) can be used to fit the experimental data and extract device parameters  $\eta$  and N<sub>T</sub>. Dashed and solid lines are used to depict uniand bi-modal fits, respectively. Collected parameters for the PBTI case can be found in Table II.

As can be seen from the collection of parameters and the CCDF plots, the impact on  $\Delta V_{\text{th}}$  under PBTI stress conditions is dominated by electron traps, still a small number of hole traps is found to be active: From 990 recorded traps, 910 defects (92%) have been characterized as electron-related. Charge trapping of electron traps has been recently assigned to defect/channel interactions, while hole trapping arises from



Fig. 4. (Left) Band diagram of nMOS devices shown for the positive bias stress case. Electron (blue) and hole traps (red) are shown, with the respective active energy regions (AERs) for charge trapping. The AER for charge transitions between the defects and the channel is marked with blue and for charge transitions between the defects and the gate with red. These areas define the energetic regions inside of which the defects can change their charge state during the experiments and thus, contribute to the drift of the measurement signal. Note that the height of the AERs changes with the applied gate bias. (Right) Distribution of step heights measured from SiON nMOS transistors after PBTI stress for three device sets with different geometries. The majority of the observed traps are electron traps (left), but a certain number of hole traps (right) can be observed too. The behavior of electron traps follows a bi-modal exponential behavior can be observed.



Fig. 5. (Left) The band diagram of nMOS devices for the negative stress gate bias case is shown here. In contrast to the PBTI case, more hole traps can contribute to total  $\Delta V_{\text{th}}$  now as the AER at the channel covers the lower half of the band-gap. The AERs for charge transitions between the defects and the channel and for charge transitions between the defects and the gate are marked in blue and red color, respectively. (Right) Distribution of step heights of defects extracted after NBTI stress.Bi-modal exponential behavior can be observed for both types of traps.

defect/gate interactions [17]. A significant benefit of studying single-defects is that the contributions of the electron traps and hole traps can be separated, while in large-area devices, only the average response of a multitude of defects can be measured. The absolute contribution of a carrier type, for example electrons, to the total threshold voltage shift  $\Delta V_{\text{th}}$ , can be calculated by [17]

$$r_e = \frac{\sum_{i=1}^{N_e} |d_e|}{\sum_{i=1}^{N_e} |d_e| + \sum_{i=1}^{N_h} |d_h|},$$
(4)

where  $N_e$  and  $N_h$  are the numbers of electron and hole defects respectively, and  $|d_e|$  and  $|d_h|$  are the corresponding step heights of the single hole/electron emission events. It can be observed that hole trapping decreases the total  $\Delta V$ th by about 5.9% for the bias and temperature conditions used for the PBTI case.

## B. Negative BTI of NMOS Transistors

The device types studied in the previous section are also examined under negative bias stress conditions. The negative applied gate voltage creates an opposite bending compared to the PBTI case. Thus, the conduction and valence energy bands bend towards higher energies. The respective band diagram of the NBTI case can be seen at the left part of Figure 5. The AERs for hole trapping are depicted with red color and for electron trapping with blue. Under NBTI stress, hole traps below the Fermi level can become charged with carriers from the channel and carriers from the poly-gate can charge the electron traps. More holes traps and fewer electron traps are expected to contribute to the threshold voltage shift compared to the PBTI case.

The increased hole trapping can be clearly confirmed by the extracted CCDFs for both electron and hole traps of the right part of the figure. The CCDF for each kind of traps exhibits two branches, and considering a uni-modal model would lead to an underestimation of the tail of the distributions. A significant difference to the PBTI case is that in this case bi-modal exponential distributions can be seen for both kinds of traps. The extracted parameters from the bi-modal fitting are collected at Table III. Extracted parameters from a bi-modal model do not seem to be related to the device area as observed in works where uni-modal models are applied [15].

TABLE III EXTRACTED PARAMETERS OF CCDF FITTING ON EXPERIMENTAL DATA FOR THE NMOS/NBTI STUDY CASE. SUPERSCRIPTS E,H REFER TO ELECTRON AND HOLE TRAPPING RESPECTIVELY

| W(nm) | L(nm) | $\eta^{\rm e}{}_1(mV)$ | N <sup>e</sup> 1 | $\eta^{\rm e}{}_2(mV)$ | N <sup>e</sup> <sub>2</sub> | $\eta^{\rm h}{}_1(mV)$ | $N^{h}$ | $\eta^{\rm h}{}_2(mV)$ | $N^{h}_{1}$ |
|-------|-------|------------------------|------------------|------------------------|-----------------------------|------------------------|---------|------------------------|-------------|
| 400   | 180   | 0.33                   | 6.73             | 2.49                   | 0.21                        | 0.25                   | 4.22    | 1.04                   | 2.26        |
| 440   | 360   | 0.37                   | 6.9              | 1.39                   | 1.45                        | 0.37                   | 4.15    | 2.22                   | 0.3         |
| 1000  | 700   | 0.16                   | 18.54            | 0.62                   | 1.08                        | 0.18                   | 26.33   | 0.72                   | 1.02        |



Fig. 6. Distribution of step heights of hole traps extracted after NBTI stress on pMOS devices. The dashed lines depict the uni-modal exponential function that has been used to explain the results.

TABLE IV EXTRACTED PARAMETERS OF CCDFS FOR EXPERIMENTAL DATA OF PMOS DEVICES UNDER NBTI STRESS CONDITIONS

| Uni-modal |       |                   |                  |  |  |
|-----------|-------|-------------------|------------------|--|--|
| W(nm)     | L(nm) | $\eta^{ m h}(mV)$ | $N^{\mathrm{h}}$ |  |  |
| 220       | 180   | 1.32              | 54.63            |  |  |
| 400       | 180   | 0.72              | 56.39            |  |  |
| 800       | 180   | 0.44              | 120.66           |  |  |
| 440       | 360   | 0.37              | 121.8            |  |  |
| 1000      | 500   | 0.4               | 42.77            |  |  |

# C. Negative BTI of PMOS Transistors

In the previous section we showed that both electron and hole traps contribute the  $\Delta V_{\text{th}}$  shift and that the step height needs to be described bi-modal. Using the same device geometries as in the nMOS case, we tested pMOS devices under NBTI conditions to compare the results. Analogously to the nMOS device, the largest device has a thicker oxide than the other geometries, and thus a higher stress gate bias was used to guarantee an equivalent oxide field.

The CCDFs of the pMOS device can be seen in Figure 6. In contrast to the nMOS device, only hole traps are observed, electron traps do not contribute to the threshold voltage shift at all. This can be explained by the larger effective number of defects prevalent in pMOS devices [11]. The step heights can be described uni-modal on all geometries, the extracted parameters can be found in Table IV.

## D. Extracted Parameters

1) Comparison Between NBTI and PBTI: The step heights of electron traps extracted from nMOS devices follow a bimodal exponential distribution. For SiON technologies, only uni-modal exponential distributions have been reported in



Fig. 7. Extracted impact of a single defect on the  $\Delta V_{\text{th}}(\eta)$  and the number of traps per device  $(N_T)$  considering uni-modal exponential distribution. Clearly visible is the underestimation of the charge sheet approximation of the impact of the defects, on the device behavior. The maximum impact of CSA is considered by considering the traps directly at the interface.

the literature [11], [12]. Bi-modal distributions of singledefects have been observed for technologies with high- $\kappa$  gate stacks [12]. In high- $\kappa$  devices, each branch of the distribution has been assigned to charge-transfer interactions of defects residing in one of the insulating layers with the channel. Recently, this kind of distribution has been reported for nMOS devices with SiON insulators, too [14]. The overall bi-modal CCDF has been separated into two almost uni-modal ones, where one branch has been assigned to electron trap/channel interactions and the second one to hole trap/poly-gate interactions [17]. According to our latest results, bi-modal CCDFs are obtained for each kind of trap. For PBTI, the behavior of nMOS devices is clearly dominated by electron traps (approximately 92% of all traps are electron traps), whereas for NBTI, hole trapping becomes significantly important. The ratio between electron and hole traps is approximately 52% to 48%. Therefore both electron and hole traps need to be considered. On pMOS devices, the  $\Delta V_{\text{th}}$  results entirely from hole traps. Note that a large number of traps with small average step height are more likely to be far from the channel [17], and thus their measurement requires optimized low-noise tools [14]. Otherwise, charge trapping at hole traps might completely vanish in the measurement noise.

2) Comparison to Charge Sheet Approximation: The extracted parameters for nMOS/PBTI devices, i.e., average step height and the number of traps per device, considering uni-modal and bi-modal CCDFs are shown in Figure 7 and Figure 8, respectively, together with the max limit of charge sheet approximation (CSA). The parameters extracted from the measurements made employing pMOS devices can be seen in Figure 9. It seems that the  $\eta$  values are proportional to the



Fig. 8. The extracted values for the two modes of the bi-modal exponential distribution are shown. As can be seen from Fig. 4, the distribution follows more a bi-modal exponential behavior than a uni-modal one. Again, the charge sheet approximation significantly underestimates the impact of the defects, which lead to a too pessimistic estimation for defect density from  $\Delta V_{th}$ .



Fig. 9. The extracted values for the uni-modal exponential distribution of the hole traps of pMOS devices. The  $\eta$  values seem to be proportional to the gate area. Max limit of charge sheet approximation is around 3 times smaller from values extracted from the CCDFs.

gate area under the assumption of a uni-modal distribution of the step heights.

To estimate the impact of a single defect on the  $\Delta V_{\text{th}}$  the CSA is often used in device simulators. This model assumes that the oxide charge is uniformly distributed over a fictitious sheet in the insulator and can be described by [20]

$$\Delta V_{\rm th} = -\frac{q}{\epsilon_0 \epsilon_{\rm r} W L} t_{ox} \left( 1 - \frac{x_{\rm T}}{t_{\rm ox}} \right),\tag{5}$$

where q is the elementary charge,  $\epsilon_0$  and  $\epsilon_r$  the dielectric constants,  $t_{ox}$  the oxide thickness, and  $x_T$  the position of the trap with respect to Si/SiON interface. By applying the CSA, the trap density can be estimated from a given  $\Delta V_{\text{th}}$ . In our work, we compare the extracted values of threshold voltage shift from CCDFs by considering the maximum impact given by the CSA which occurs at  $x_T = 0$ , i.e., directly at the interface. It is clearly visible from the dashed lines in Figure 7 and Figure 8, that for both distributions the CSA significantly underestimates the extracted average impact of the defects  $\eta$ . As a consequence too pessimistic results for defect densities will be extracted from  $\Delta V_{\text{th}}$ . The results shown here are of particular importance to enhance charge trapping models and the accuracy of the simulations.



Fig. 10. The BTI simulator Comphy uses an effective 2-state NMP model to describe a charge transition of a pre-existing oxide defect. Such a transition from state *i* to state *j* is possible by overcoming the barrier  $\epsilon_{ij}$ . The harmonic potential energy surfaces are characterized by the trap level  $E_T$ , the relaxation energy  $E_R$  and the ratio of the curvatures *R*. The spatial coordinate  $x_T$  is used for computing the tunneling factor.

## V. SIMULATION RESULTS

The BTI simulator Comphy [21] is used for a verification of the distributions, which were extracted in Section IV. Comphy uses an one-dimensional gate-stack for which the surface potential is computed at a given gate voltage using several input quantities such as doping concentrations or the workfunction difference for the ideal device. During the execution of a BTI simulation defects are sampled in the oxide. Capture and emission rates of these pre-existing defects can be computed using a two-state nonradiative-multiphonon theory [22]. For the computation of the rates, the barrier heights  $\epsilon_{ij}$  (see Figure 10) between the defect and the bandedges needs to be computed.

For this, the trap level  $E_{\rm T}$ , the relaxation energy  $E_{\rm R}$  and the ratio of the curvatures of the potential energy surfaces *R* is needed. Additionally, it is necessary to know the spatial position  $x_{\rm T}$  of the defect for computing the Wentzel-Kramers-Brillouin (WKB) factor. By sampling  $E_{\rm T}$ ,  $E_{\rm R}$ ,  $x_{\rm T}$  for a fixed *R*-value, it is possible to compute the transition rates:

$$k_{ij} = n v_{\rm th} \vartheta_{\rm WKB} \sigma \exp\left(-\frac{\epsilon_{ij}}{k_{\rm B}T}\right) \tag{6}$$

with *n* being the carrier concentration, the thermal velocity  $v_{th}$ , the WKB factor  $\vartheta_{WKB}$  and the capture cross-section  $\sigma$  [22]. We use the defect bands extracted in [13] for the simulations, which have been extracted for large-area devices using a non-negative least square approach for finding optimal defect distributions semi-automatically. We randomly draw defects and sample a  $\eta$ -values for every contributing defect from these defect bands using the CCDFs extracted in Section IV.

Using this setup, we can simulate the measured MSMtraces from large area devices presented in [13], as shown in the top part of Figure 11. The measurements were performed at T = 100 °C with three different stress conditions. As can be seen, the step heights extracted from our CCDFs allow a precise simulation of the measurement data. The lower figures show recovery traces for the measurement with the highest



Fig. 11. In the top figure MSM measurements (dots) on large-area devices are shown, as presented in [13], at T = 100 °C under three different stress conditions. The lines are simulated with the BTI simulator Comphy averaged for 100 sets of sampled step heights  $\eta$  using the CCDFs extracted in Section IV. The regions marked grey are shown more detailed in the two bottom figures. Every light line presents a BTI simulation with a sampled set of step heights, the solid line is the average of all performed simulations.

oxide field for two selected regions (marked grey) with resampled step heights. The solid line shows the average of all recovery traces with different sampled step heights.

### VI. CONCLUSION

The distribution of the step heights of single defects plays an important role in nanoscale devices. To examine this, we used MSM measurements and applied both NBTI and PBTI stress. We used devices small enough to detect single steps when charge transitions occur. From the detected steps, we extracted the distributions of the step heights and showed that in the case of PBTI/nMOS bi-modal distributions are needed for a correct description. The extracted distributions deliver higher average step heights than the usual in the simulation used charge sheet approximation, which leads to underestimating the contribution of single defects. We then used our model CCDFs in our device simulator Comphy and showed that we can explain our measurements made on large-area devices with our extracted step height distributions.

#### REFERENCES

- D. S. Ang, S. Wang, G. A. Du, and Y. Z. Hu, "A consistent deeplevel hole trapping model for negative bias temperature instability," *IEEE Trans. Device Mater. Rel.*, vol. 8, no. 1, pp. 22–34, Mar. 2008.
- [2] J. P. Campbell, P. M. Lenahan, C. J. Cochrane, A. T. Krishnan, and S. Krishnan, "Atomic-scale defects involved in the negative-bias temperature instability," *IEEE Trans. Device Mater. Rel.*, vol. 7, no. 4, pp. 540–557, Dec. 2007.

- [3] R. Wang, S. Guo, Z. Zhang, J. Zou, D. Mao, and R. Huang, "Complex random telegraph noise (RTN): What do we understand?" in *Proc. IEEE Int. Symp. Phys. Failure Anal. Integr. Circuits (IPFA)*, Singapore, 2018, pp. 1–7.
- [4] T. Grasser, H. Reisinger, P.-J. Wagner, F. Schanovsky, W. Goes, and B. Kaczer, "The time dependent defect spectroscopy (TDDS) for the characterization of the bias temperature instability," in *Proc. IEEE Int. Rel. Phys. Symp. (IRPS)*, Anaheim, CA, USA, 2010, pp. 16–25.
- [5] T. Grasser, H. Reisinger, P.-J. Wagner, and B. Kaczer, "Time-dependent defect spectroscopy for characterization of border traps in metal-oxidesemiconductor transistors," *Phys. Rev. B*, vol. 82, Dec. 2010, Art. no. 245318.
- [6] H. Reisinger, U. Brunner, W. Heinrigs, W. Gustin, and C. Schlunder, "A comparison of fast methods for measuring NBTI degradation," *IEEE Trans. Device Mater. Rel.*, vol. 7, no. 4, pp. 531–539, Dec. 2007.
- [7] K. Tselios, B. Stampfer, J. Michl, E. Ioannidis, H. Enichlmair, and M. Waltl, "Distribution of step heights of electron and hole traps in SiON nMOS transistors," in *Proc. IEEE Int. Integr. Rel. Workshop (IIRW)*, South Lake Tahoe, CA, USA, 2020, pp. 1–6.
- [8] T. Grasser *et al.*, "The paradigm shift in understanding the bias temperature instability: From reaction–diffusion to switching oxide traps," *IEEE Trans. Electron Devices*, vol. 58, no. 11, pp. 3652–3666, Nov. 2011.
- [9] H. Reisinger, O. Blank, W. Heinrigs, A. Muhlhoff, W. Gustin, and C. Schlunder, "Analysis of NBTI degradation- and recovery-behavior based on ultra fast VT-measurements," in *Proc. IEEE Int. Rel. Phys. Symp.*, San Jose, CA, USA, 2006, pp. 448–453.
- [10] B. Stampfer, F. Schanovsky, T. Grasser, and M. Waltl, "Semi-automated extraction of the distribution of single defects for nMOS transistors," *MDPI Micromachines*, vol. 11, no. 4, p. 446, 2020.
- [11] M. Waltl, W. Goes, K. Rott, H. Reisinger, and T. Grasser, "A single-trap study of PBTI in SiON nMOS transistors: Similarities and differences to the NBTI/pMOS case," in *Proc. IEEE Int. Rel. Phys. Symp. (IRPS)*, Waikoloa, HI, USA, 2014, pp. 1–5.
- [12] M. Toledano-Luque *et al.*, "Temperature and voltage dependences of the capture and emission times of individual traps in high-k dielectrics," *Microelectron. Eng.*, vol. 88, no. 7, pp. 1243–1246, 2011.

- [13] D. Waldhoer *et al.*, "Towards automated defect extraction from bias temperature instability measurements," 2020.
- [14] M. Waltl, "Ultra-low noise defect probing instrument for defect spectroscopy of MOS transistors," *IEEE Trans. Device Mater. Rel.*, vol. 20, no. 2, pp. 242–250, Jun. 2020.
- [15] B. Kaczer *et al.*, "Origin of NBTI variability in deeply scaled pFETs," in *Proc. IEEE Int. Rel. Phys. Symp. (IRPS)*, Anaheim, CA, USA, 2010, pp. 26–32.
- [16] M. Toledano-Luque, B. Kaczer, J. Franco, P. Roussel, T. Grasser, and G. Groeseneken, "Defect-centric perspective of time-dependent BTI variability," *Microelectron. Rel.*, vol. 52, nos. 9–10, pp. 1883–1890, 2012. [Online]. Available: http://www.sciencedirect.com/science/article/pii/S0026271412003174
- [17] M. Waltl, B. Stampfer, G. Rzepa, B. Kaczer, and T. Grasser, "Separation of electron and hole trapping components of PBTI in SiON nMOS transistors," *Microelectron. Rel.*, vol. 114, Nov. 2020, Art. no. 113746.

- [18] B. Stampfer *et al.*, "Extraction of statistical gate oxide parameters from large MOSFET arrays," *IEEE Trans. Device Mater. Rel.*, vol. 20, no. 2, pp. 251–257, Jun. 2020.
- [19] M. Waltl, "Reliability of miniaturized transistors from the perspective of single-defects," *MDPI Micromachines*, vol. 11, no. 8, p. 736, 2020.
- [20] T. Tewksbury, "Relaxation effects in MOS devices due to tunnel exchange with near-interface oxide traps," Ph.D. dissertation, Dept. Elect. Eng. Comput. Sci., MIT, Cambridge, MA, USA, 1992, pp. 1–4.
- [21] G. Rzepa et al., "Comphy—A compact-physics framework for unified modeling of BTI," Microelectron. Rel., vol. 85, pp. 49–65, Jun. 2018. [Online]. Available: https://www.sciencedirect.com/science/article/pii/S0026271418301641
- [22] T. Grasser, "Stochastic charge trapping in oxides: From random telegraph noise to bias temperature instabilities," *Microelectron. Rel.*, vol. 52, no. 1, pp. 39–70, 2012.