# Performance Analysis of 4H-SiC Pseudo-D CMOS Inverter Circuits Employing Physical Charge Trapping Models

Michael Waltl<sup>1,a\*</sup>, Yoanlys Hernandez<sup>2,b</sup>, Christian Schleich<sup>1,c</sup>, Katja Waschneck<sup>3,d</sup>, Bernhard Stampfer<sup>1,e</sup>, Hans Reisinger<sup>3, f</sup> and Tibor Grasser<sup>2, g</sup>

<sup>1</sup>Christian Doppler Laboratory for Single-Defect Spectroscopy at the Institute for Microelectronics, TU Wien, Gusshausstrasse 27-29, 1040 Vienna, Austria

<sup>2</sup>Institute for Microelectronics, TU Wien, Gusshausstrasse 27-29, 1040 Vienna, Austria

<sup>3</sup>Infineon Technologies AG, Am Campeon 1-15, 85579 Munich, Germany

<sup>a</sup>waltl@iue.tuwien.ac.at, <sup>b</sup>hernandez@iue.tuwien.ac.at, <sup>c</sup>schleich@iue.tuwien.ac.at, <sup>d</sup>Katja.Waschneck@infineon.com, <sup>e</sup>stampfer@iue.tuwien.ac.at, <sup>f</sup>Hans.Reisinger@infineon.com, <sup>g</sup>grasser@iue.tuwien.ac.at,

\*corresponding author

**Keywords:** SiC Transistors, Inverter Circuits, Spice Simulation, Charge Trapping, Bias Temperature Instabilities, AC Stress.

**Abstract.** For the analysis of the characteristics and behavior of circuits prior to fabrication and to improve circuit performance, simulations using Spice tools are typically performed. Such tools rely on static compact models describing the behavior of the individual circuit components such as transistors. In reality, the behavior of the transistors changes over time due to aging, for instance, as a consequence of bias temperature instabilities (BTI). BTI is typically referred to as a drift of the threshold voltage of a transistor due to charge trapping at oxide and interface defects. To explain BTI, power-law-like mathematical expressions are often employed. However, using these simple formulas, the experimental data can only be replicated with limited accuracy. To evaluate the performance of logic inverter circuits made from 4H-SiC CMOS transistors with high precision, we use a physics-based defect model to describe the change of the device behavior from a defect-centric perspective. Our results indicate the limitations of using power-law-like formulas as they lead to an overly pessimistic estimation for circuit parameters.

# Introduction

Transistors fabricated on 4H-SiC substrates exhibit superior properties, such as high blocking voltage capabilities, high thermal conductivity, etc., making them perfect candidates for high-power switching applications. In the recent past, lots of research has been conducted towards consistently improving the performance of SiC devices. Despite the numerous advantages over silicon devices, it has to be noted that the defect densities observed for various SiC technologies are considerably larger. Consequently, specific reliability issues, e.g., bias temperature instabilities (BTI) and gate leakage currents appear to be more prominent for SiC technologies [1], [2]. However, even though a more pronounced change in the device performance during operation can be observed than for Si transistors, not all reliability issues are a severe threat for circuits and applications. For instance, BTI, which is referred to as a drift of the threshold voltage of the transistor over time, can be mitigated in switching applications by using large gate overdrive voltages. It is evident that this is not optimal and leads to a slightly increased power consumption of the transistor during the switching cycles, which should be avoided.

The origin of BTI and the related drift of the threshold voltage lies in the charge trapping of defects located at the interface between the insulator and the SiC substrate [3]. Compared to Si technology, an approximately two orders of magnitude larger defect densitiy can be observed for SiC transistors. To improve the quality of the interface and oxide, post-oxidation annealing (POA) has been added to

the fabrication process. The impact of POA using different ambients has been studied recently. Using nitric oxide (NO) for POA, the electrical properties of the SiO<sub>2</sub>/SiC could be significantly improved, enabling commercially available SiC MOS transistors [4]–[6]. However, there is still room for further improvement of the quality of the interface between the insulator and the SiC substrate to exploit the full potential of SiC technology.



Fig. 1: The circuit diagram of the Pseudo-D CMOS inverter using 4H-SiC nMOS transistors is shown in [7]. The inverter consists of an input and an output stage. In our work, we analyze the inverter performance considering the degradation of the threshold voltage of the SiC transistors.

Based on the results from investigating reliability issues at the transistor level, one can evaluate their impact on the performance of circuits and applications. While computer simulations using physics-based TCAD software are primarily used to explain the characteristics of devices, circuit simulations are often carried out using Spice software. Spice simulations are vital for optimizing circuit performance and verifying designs operating stably under various operating conditions. In such simulations, compact models are typically used to mimic the behavior of the devices to evaluate the behavior of applications [8].

This work closely examines the pseudo-D CMOS inverter [7] shown in Fig. 1 using a commercially available 4H-SiC technology, i.e., C3M0065090J manufactured by Cree. For this, a combination of Spice simulations based on a compact model provided by Cree and our reliability tools, that are calibrated to explain BTI under DC and AC operating conditions for single transistors [9], are used. Afterward, the susceptibility of the signal propagation delay of the D-inverter circuit is evaluated.

# **Characterization of Reliability Issues of SiC Transistors**

For the characterization of BTI, the measure-stress-measure (MSM) scheme is typically used [10], [11]. The MSM scheme consists of a series of stress and recovery phases where the stress and recovery times are continuously increased, as shown in Fig. 2. During the stress phase (red), the drainsource voltage is kept at 0V to prevent any hot-carrier degradation-related effects and ensure a homogenous carrier distribution at the interface along the channel. In the stress phase, where a high gate voltage is applied, many interface and oxide defects can become charged. Subsequently, recovery biases are used at the gate terminal (near the threshold voltage) and drain-source terminals (in the range of 0.1V), and the drain-source current is monitored. Even though constant biases are applied during the recovery phase, a drift of the drain-source current can be observed due to charge emission of defects that became charged during the prior stress phase. With increasing number of stress/recovery cycles, the observed drift becomes more and more prominent as longer stress and recovery times enable more defects to become charged. This is a consequence of the fact that discharging typically takes considerably longer than charging, meaning that even for an AC signal with a duty factor 50%, defects become charged with time. It has to be noted that this DC-MSM scheme is carried out using various gate stress biases and temperatures to evaluate the impact of charge trapping on the performance of the device as accurately as possible. For each measurement series, a fresh transistor has to be used as precise knowledge of the history of the drain and gate biases of the transistor are of utmost importance for the accuracy of the model parameters. Note that an initial IDVG characteristic is measured within a narrow gate bias range, and therefrom the time-zero V<sub>th</sub> is extracted. The limited bias range is vital to avoid altering the charge state of the defects. This procedure allows accounting for device-to-device variability issues when the drift of Vth is extracted

from the MSM measurement. For discussion of the experimental data, the measured drift of the drainsource current is often represented as a change in the threshold voltage  $\Delta V_{\text{th}}$ . This can be achieved by converting the current to an equivalent gate voltage using an initially measured IDVG characteristic [12], [13].

The most application-relevant gate bias patterns for SiC transistors are AC signals. To monitor the drift of the threshold voltage under AC bias conditions, a switching gate voltage is applied and interrupted at well-defined time points to measure and extract the current value of the device threshold voltage [14].





The experimental results for DC and AC-MSM measurements from a commercial transistors technology are shown in Fig. 3. As can be seen, a drift of the threshold voltage of more than 1V/0.6V for the DC/AC-MSM case can be observed. The solid lines are extracted from our simulations using our defect model that accurately replicates the experimental data and will be discussed in the next section in further detail.



Fig. 3: The transient behavior of a SiC transistor obtained from applying the schemes of Fig. 2. (top) DC stress/recovery. (bottom) AC stress experiments. As can be seen for both cases, the drift characteristics of the  $V_{th}$  (symbols) of the devices can be accurately explained by our physical model (lines). The data has been measured at different biases and temperatures to calibrate the models for a large variety of operating conditions [9]. It has to be noted that all trends can be consistently explained by our model using the same trap parameters, enabling fully accurate analysis of the impact of  $V_{th}$  degradation on the performance of circuits.

#### **Modeling of Bias Temperature Instabilities**

To provide an explanation for the experimental data, simple power-law or exponential-like functions are often used [17]–[19] as they offer a fast and straightforward method to quantify the results with a reduced parameter set. However, such empirical formulations must be treated with care as they do not provide a physics-founded description of the underlying mechanisms. For instance, a serious limitation of power-law expressions is that the saturation of the drift of the threshold voltage with increasing stress time can not be explained, see Fig. 4. As a consequence, the extrapolations may not



Fig. 4: Our physical charge trapping model [16] and a powerlaw, i.e.,  $\Delta V_{th} = At^n$ , is applied to explain the experimental data. As can be seen, the power-law function does not account for saturation of  $\Delta V_{th}$ , which is one of the weaknesses of this approach. Ultimately, this leads to a considerable overestimation of the measured  $V_{th}$  degradation. In contrast, the physical defect model can be calibrated to replicate the measurement results. (The dashed line serves as guide for the eye).

be accurate. As has been mentioned, a more accurate description of BTI can be achieved when the non-radiative multi phonon (NMP) model is considered [20]. In the recent past, it has been demonstrated that using this model, the drift of the threshold voltage can be explained properly employing various large-area and scaled transistor technologies [16], [21]. The two-state defect model, see Fig. 5, is available via our reliability simulator Comphy [22]. Quite recently, an effective



Fig. 5: The physical defect model which we employ to calculate the charge trapping dynamics of the defects calculates the charge state of a defect considering a two-state system. State 1 accounts for the carrier reservoir, i.e., the conduction band edge, and state 2 describes the defect. The transitions between the two states are calculated using potential energy sufaces. Note that this model has to be solved for a large ensemble of oxide defects to mimic the experimentally observed  $V_{th}$  degradation [15].

single defect decomposition algorithm has been built around Comphy [23], enabling the efficient computational extraction of a defect distribution to explain both the DC and AC data sets from Fig. 3. As the name suggests, the model consists of two states where state 1 refers to the situation where the charge carrier resides at the channel, i.e., the conduction band edge, and the defect is neutral. If the carrier dwells in state 2 the defect is considered to be charged. For a charge transfer to take place, the carrier has to overcome the energetic barrier determined by the intersection point of the two parabolas describing the energy of the states. In the case of  $E_1 < E_2$ , the barrier  $\varepsilon_{12} > \varepsilon_{21}$  and thus the defect remains neutral. However, when a gate bi as is applied, the energetic position of  $E_2$  becomes lowered with respect to  $E_1$  and thus  $\varepsilon_{12} < \varepsilon_{21}$ . In this case, the defect can become charged. Next to the trap level of the defect, which is given by  $E_2$ , the trapping kinetics is also determined by the relaxation energy *S* and the curvature ratio of the parabolas  $R=c_1/c_2$ , which is typically considered as R=1. The

detailed defect parameters of the interface and oxide traps used to explain the experimental data are extracted and discussed in [9]. The impact of charge trapping on the inverter circuit is analyzed next with the defect parameters and the calibrated Comphy simulation framework at hand.

#### Impact of Bias Temperature Instabilities on the Performance of Inverter Circuits

To quantify the impact of BTI on the behavior of a pseudo-D CMOS inverter circuit, the signal propagation delay between the input and the output voltage is analyzed, see Fig. 6. The open-source tool ngspice is used for the circuit simulations, and the propagation delay is extracted in a post-





processing step at  $V_{\text{DD}}/2$ . In order to consider the drift of the threshold voltage during circuit operation, the Spice simulations are combined with our reliability models. For the circuit simulations, a threshold voltage of  $V_{th}+\Delta V_{th}$  is considered for each of the transistors, where  $\Delta V_{th}$  is calculated employing Comphy for each transistor individually, depending on the applied bias history. Although this approach is not overly computational efficient, it accurately calculates the degradation of the circuit signal propagation delay due to BTI. Note that the compact transistor model used for the simulations is provided by the device manufacturer [24].

In Fig. 7, the results of our simulations are shown. It becomes evident that when physical defect



Fig. 7: The comparison of the simulated signal propagation delay shows a considerable deviation between simple models and physical defect models. The simple models predict an overly pessimistic signal propagation delay. Note that the low phases of the AC signal cause recovery of the devices, which has to be considered in the simulations. Otherwise, the signal propagation delay will be significantly overestimated by the simulations.

models are used, a considerably lower degradation of the signal propagation delay can be observed. Furthermore, a severe limitation of frequently applied approaches is that device recovery during the low bias phase under AC operating conditions is omitted [25]. This leads to overly pessimistic estimates for the signal propagation delay of the investigated circuit. We also evaluate the degradation of each transistor individually in Fig. 8. One can see that N2 and N4 show a similar impact on the signal propagation delay while the circuit is less sensitive to a  $V_{\rm th}$  drift of N1 and N3.

A final important aspect we observed in our simulations is that an overestimation of  $\Delta V_{\text{th}}$  may lead to a misbalance of the impedances of the series connection of N3 and N4. In summary, the shown lack in prediction accuracy, which simple empirical models can



Fig. 8: An analysis of the impact of the transistors N1 to N4 on the signal propagation delay of the inverter circuit is shown. While N1 and N3 do not impact the signal propagation delay, a degradation of N2 and N4 affects the signal propagation delay similarly.

introduce, is a clear indicator of the need for precise simulation models to avoid potential circuitry overhead.

### Conclusions

Circuit simulations using Spice software are vital for optimizing the performance of circuits and for verifying that designs can operate in a stable manner under various operating conditions. In our work, we analyze a pseudo-D CMOS inverter circuit made employing 4H-SiC transistors. We combine circuit simulations with physics-based defect simulations to account for the impact of charge trapping on the performance of SiC transistors and examine the signal propagation delay of the inverter. Our results indicate that the performance degradation of the transistors leads to an increase in circuit delay. Also, one can see that empirical models often lead to a significant overestimation of the performance loss of the inverter circuit. Finally, it has to be noted that considering the device recovery during low phases of AC input signals is vital as otherwise too pessimistic values for the signal propagation delay are obtained from theoretical investigations.

#### Acknowledgment

The financial support by the Austrian Federal Ministry for Digital and Economic Affairs, the National Foundation for Research, Technology and Development, and the Christian Doppler Research Association are gratefully acknowledged. Furthermore, The research leading to these results has received funding from the Take-off program of the Austrian Research Promotion Agency FFG (projects no. 867414 and 861022).

### References

- [1] M. Waltl, "Defect Spectroscopy in SiC Devices," *IEEE International Reliability Physics Symposium (IRPS)*, 2020, doi: 10.1109/IRPS45951.2020.9129539.
- [2] G. Rescher, G. Pobegen, T. Aichinger, and T. Grasser, "On the Subthreshold Drain Current Sweep Hysteresis of 4H-SiC nMOSFETs," *IEEE International Electron Device Meeting (IEDM)*, 2016.
- [3] V. V Afanas'ev, A. Stesmans, F. Ciobanu, G. Pensl, K. Y. Cheong, and S. Dimitrijev, "Mechanisms Responsible for Improvement of 4H-SiC/SiO<sub>2</sub> Interface Properties by Nitridation," *Applied Physics Letters*, vol. 82, no. 4, pp. 568–570, 2003, doi: 10.1063/1.1532103.

- [4] G. Y. Chung *et al.*, "Effect of Nitric Oxide Annealing on the Interface Trap Densities near the Band Edges in the 4H polytype of silicon carbide," *Applied Physics Letters*, vol. 76, no. 13, pp. 1713–1715, 2000, doi: 10.1063/1.126167.
- [5] J. Rozen *et al.*, "Suppression of Interface State Generation upon Electron Injection in Nitrided Oxides grown on 4H-SiC," *Applied Physics Letters*, vol. 91, no. 15, p. 153503, 2007, doi: 10.1063/1.2790374.
- [6] H. Li, S. Dimitrijev, H. B. Harrison, and D. Sweatman, "Interfacial Characteristics of N<sub>2</sub>O and NO Nitrided SiO<sub>2</sub> grown on SiC by Rapid Thermal Processing," *Applied Physics Letters*, vol. 70, no. 15, pp. 2028–2030, 1997, doi: 10.1063/1.118773.
- S. Kuroki *et al.*, "4H-SiC Pseudo-CMOS Logic Inverters for Harsh Environment Electronics," *Material Science Forum*, vol. 897, pp. 669–672, 2017, doi: 10.4028/www.scientific.net/msf.897.669.
- [8] J. R. Brews, "A Charge-Sheet Model of the MOSFET," *Solid State Electronics*, vol. 21, no. 2, pp. 345–355, 1978, doi: 10.1016/0038-1101(78)90264-2.
- [9] C. Schleich *et al.*, "Physical Modeling of Charge Trapping in 4H-SiC DMOSFET Technologies," *IEEE Transactions on Electron Devices*, vol. 68, no. 8, pp. 4016–4021, 2021, doi: 10.1109/TED.2021.3092295.
- [10] B. Kaczer et al., "Origin of NBTI Variability in Deeply Scaled pFETs," IEEE International Reliability. Physics Symposium (IRPS), pp. 26–32, 2010, doi: 10.1109/IRPS.2010.5488856.
- [11] A. J. Lelis *et al.*, "Time Dependence of Bias-Stress-Induced SiC MOSFET Threshold-Voltage Instability Measurements," *IEEE Transactions on Electron Devices*, vol. 55, no. 8, pp. 1835– 1840, 2008, doi: 10.1109/TED.2008.926672.
- [12] B. Kaczer et al., "Ubiquitous Relaxation in BTI Stressing New Evaluation and Insights," IEEE International Reliability. Physics Symposium (IRPS), pp. 20–27, 2008, doi: 10.1109/RELPHY.2008.4558858.
- [13] B. Ullmann, K. Puschkarsky, M. Waltl, H. Reisinger, and T. Grasser, "Evaluation of Advanced MOSFET Threshold Voltage Drift Measurement Techniques," *IEEE Transactions on Devices* and Material Reliability, vol. 19, no. 2, pp. 358–362, 2019, doi: 10.1109/TDMR.2019.2909993.
- [14] K. Puschkarsky, H. Reisinger, G. A. Rott, C. Schlünder, W. Gustin, and T. Grasser, "An Efficient Analog Compact NBTI Model for Stress and Recovery Based on Activation Energy Maps," *IEEE Transactions on Electron Devices*, vol. 66, no. 11, pp. 4623–4630, Nov. 2019, doi: 10.1109/TED.2019.2941889.
- [15] C. Schleich *et al.*, "Physical Modeling of Bias Temperature Instabilities in SiC MOSFETs," *IEEE International Electron Devices Meeting (IEDM).*, 2019, doi: 10.1109/IEDM19573.2019.8993446.
- [16] T. Grasser, H. Reisinger, P. J. Wagner, F. Schanovsky, W. Goes, and B. Kaczer, "The Time Dependent Defect Spectroscopy (TDDS) for the Characterization of the Bias Temperature Instability," *IEEE International Reliability Physiscs Symposium (IRPS)*, pp. 16–25, 2010, doi: 10.1109/IRPS.2010.5488859.
- [17] K. B. Sutaria, A. Mohanty, R. Wang, R. Huang, and Y. Cao, "Accelerated Aging in Analog and Digital Circuits with Feedback," *IEEE Transactions on Device and Material Reliability*, vol. 15, no. 3, pp. 384–393, 2015, doi: 10.1109/TDMR.2015.2456893.
- [18] V. Huard, M. Denais, and C. Parthasarathy, "NBTI Degradation: From Physical Mechanisms to Modelling," *Microelectronics Reliability*, vol. 46, no. 1, pp. 1–23, 2006, doi: 10.1016/J.MICROREL.2005.02.001.
- [19] J. W. McPherson, "Reliability Physics and Engineering," 2019, doi: 10.1007/978-3-319-93683-3.
- [20] T. Grasser, "Stochastic Charge Trapping in Oxides: From Random Telegraph Noise to Bias Temperature Instabilities," *Microelectronics Reliability*, vol. 52, no. 1, pp. 39–70, 2012, doi: 10.1016/j.microrel.2011.09.002.

- [21] M. Waltl, G. Rzepa, A. Grill, W. Goes, J. Franco, and B. Kaczer, "Superior NBTI in High-k SiGe Transistors - Part I: Experimental," *IEEE Transactions on Electron Devices*, vol. 64, no. 5, pp. 1–8, 2016, doi: 10.1109/TED.2017.2686086.
- [22] G. Rzepa *et al.*, "Comphy a compact-physics framework for unified modeling of BTI," *Microelectronics Reliability*, 2018.
- [23] D. Waldhoer *et al.*, "Toward Automated Defect Extraction from Bias Temperature Instability Measurements," *IEEE Transactions on Electron Devices*, vol. 68, no. 8, pp. 4057–4063, 2021, doi: 10.1109/TED.2021.3091966.
- [24] "https://www.wolfspeed.com/document-library/?documentType=ltspice-and-plecsmodels& productLine=power." (last accessed June 2021).
- [25] H. Amrouch, S. Mishra, V. Van Santen, S. Mahapatra, and J. Henkel, "Impact of BTI on Dynamic and Static Power: From the Physical to Circuit Level," *IEEE International Reliability Physics Symposium (IRPS)*, p. CR3.1-CR3.6, 2017, doi: 10.1109/IRPS.2017.7936352.